









**DLP780NE** ZHCSP00A - SEPTEMBER 2021 - REVISED SEPTEMBER 2022

# **DLP780NE 0.78 1080P DMD**

## 1 特性

- 0.78 英寸对角线微镜阵列
  - Full HD (1920 × 1080) 显示分辨率
  - 9.0µm 微镜间距
  - ±14.5° 微镜倾斜度(相对于平坦表面)
  - 角落照明
- · 2xLVDS 输入数据总线
- 支持高达 120 Hz 的 Full HD 分辨率
- DLPC4430 display controller、DLPA100 电源管理 和电机驱动器 IC 为 LED、激光荧光体和 RGB 激光 提供支持

# 2 应用

- 激光电视
- 智能投影仪
- 企业投影仪
- 数字标牌

# 3 说明

DLP780NE 数字微镜器件 (DMD) 是一款数控微机电系 统 (MEMS) 空间光调制器 (SLM),可用于实现高亮度 Full HD 固态照明显示系统。TI DLP® 0.78-inch Full HD 芯片组由 DMD、DLPC4430 display controller、 DLPA300 微镜驱动器和 DLPA100 电源和电机驱动器 组成。芯片组外形紧凑,可为体型小巧并采用固态照明 的 Full HD 显示提供完整的系统解决方案。

为了帮助缩短设计周期, DMD 生态系统包含现成的资 源,其中包括量产就绪型光学模块、光学模块制造商和 设计公司。

要了解有关如何使用 DMD 开始进行设计的更多信息, 请访问 TI DLP 显示技术入门页面。

#### 器件信息

| 器件型号(1)  | 封装        | 封装尺寸 ( 标称值 )      |
|----------|-----------|-------------------|
| DLP780NE | FYU (350) | 35.0 mm × 32.2 mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附



简化版应用



# **Table of Contents**

| 1 特性                                              | 7.6 Micromirror Array Temperature Calculation | 23 |
|---------------------------------------------------|-----------------------------------------------|----|
| <br>2 应用                                          |                                               |    |
| 3 说明                                              | O A P P                                       | 28 |
| 4 Revision History                                |                                               | 28 |
| 5 Pin Configuration and Functions                 |                                               | 28 |
| 6 Specifications                                  |                                               | 31 |
| 6.1 Absolute Maximum Ratings                      |                                               | 33 |
| 6.2 Storage Conditions                            |                                               | 33 |
| 6.3 ESD Ratings                                   | 0 0 DMD D 0                                   | 33 |
| 6.4 Recommended Operating Conditions              |                                               | 33 |
| 6.5 Thermal Information1                          | 10 Layout                                     |    |
| 6.6 Electrical Characteristics1                   | 10.1 Layout Guidelines                        |    |
| 6.7 Timing Requirements1                          | 10.2 Layout Example                           |    |
| 6.8 System Mounting Interface Loads               | 11 Device and Documentation Support           |    |
| 6.9 Micromirror Array Physical Characteristics1   | <b>7</b> 11.1 第三方产品免责声明                       | 37 |
| 6.10 Micromirror Array Optical Characteristics 18 |                                               | 37 |
| 6.11 Window Characteristics1                      | 11.3 Device Markings                          |    |
| 6.12 Chipset Component Usage Specification 19     | 11.4 Documentation Support                    | 38 |
| 7 Detailed Description20                          | )   11.5 接收文档更新通知                             | 38 |
| 7.1 Overview20                                    |                                               | 38 |
| 7.2 Functional Block Diagram2                     | 11.7 Trademarks                               | 38 |
| 7.3 Feature Description2                          | 11.8 Electrostatic Discharge Caution          | 38 |
| 7.4 Device Functional Modes2                      | 11.9 术语表                                      | 38 |
| 7.5 Optical Interface and System Image Quality    | 12 Mechanical, Packaging, and Orderable       |    |
| Considerations22                                  | Information                                   | 38 |
|                                                   |                                               |    |

# **4 Revision History**

注:以前版本的页码可能与当前版本的页码不同

| C | hanges from Revision * (September 2021) to Revision A (September 2022)                 | Page |
|---|----------------------------------------------------------------------------------------|------|
| • | 更正了器件信息 中的封装尺寸                                                                         | 1    |
| • | Updated ILL <sub>VIS</sub> , added ILL <sub>BLU</sub> and ILL <sub>BLU1</sub> in 节 6.4 | 8    |



# 5 Pin Configuration and Functions



图 5-1. FYU Package (350-Pin) Bottom View



## 表 5-1. Pin Functions

| F          | PIN      |                     | 表 5-1. PIN FUNCTIONS            | SIGNAL |                           |
|------------|----------|---------------------|---------------------------------|--------|---------------------------|
| SIGNAL     | PGA_PAD  | TYPE <sup>(1)</sup> | PIN DESCRIPTION                 | TYPE   | TERMINATION               |
| LVDS BUS C | <u> </u> |                     |                                 |        |                           |
| D_CN(0)    | B18      | I                   | 1111                            |        |                           |
| D_CP(0)    | B19      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CN(1)    | H24      | I                   | 1111                            |        | DIE                       |
| D_CP(1)    | G24      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CN(2)    | L23      | I                   | Lligh and differential nair     |        | Differential 400 O        |
| D_CP(2)    | K23      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CN(3)    | C18      | I                   | Lligh and differential pair     |        | Differential 100 Ω        |
| D_CP(3)    | C19      | ļ                   | High-speed differential pair    |        | Differential 100 ½        |
| D_CN(4)    | A19      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(4)    | A20      | I                   | I light-speed differential pail |        | Differential 100 s2       |
| D_CN(5)    | E24      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(5)    | D24      | I                   | riigii-speed diilerentiai paii  |        | Differential 100 sz       |
| D_CN(6)    | K25      | I                   | High-speed differential pair    |        | Differential 100 $\Omega$ |
| D_CP(6)    | J25      | I                   | riigii-speed diiiciciitiai paii |        | Differential 100 ss       |
| D_CN(7)    | C26      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(7)    | D26      | I                   | riigir opood amoronida pair     |        | Dinordinal 100 22         |
| D_CN(8)    | C21      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(8)    | B21      | I                   | riigir opood aiiioroniiai paii  | LVDS   | Billoroniaar 100          |
| D_CN(9)    | G25      | I                   | High-speed differential pair    | 1.23   | Differential 100 Ω        |
| D_CP(9)    | F25      | I                   | gp p                            |        |                           |
| D_CN(10)   | A24      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(10)   | B24      | I                   | 3 1                             |        |                           |
| D_CN(11)   | J26      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(11)   | K26      | I                   |                                 |        |                           |
| D_CN(12)   | D25      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(12)   | C25      | I                   |                                 |        |                           |
| D_CN(13)   | E23      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(13)   | D23      | I                   |                                 |        |                           |
| D_CN(14)   | B23      | <u> </u>            | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(14)   | C23      | I                   |                                 |        |                           |
| D_CN(15)   | K24      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| D_CP(15)   | L24      | I                   |                                 |        |                           |
| DCLK_CN    | H23      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| DCLK_CP    | G23      | <u> </u>            | ,                               |        |                           |
| SCTRL_CN   | F26      | I                   | High-speed differential pair    |        | Differential 100 Ω        |
| SCTRL_CP   | G26      | ļ                   | •                               |        |                           |

表 5-1. Pin Functions (continued)

| וום                                                                 | 表 5-1. Pin Functions (continued) |                     |                                     |                |                           |  |
|---------------------------------------------------------------------|----------------------------------|---------------------|-------------------------------------|----------------|---------------------------|--|
| SIGNAL                                                              | PGA_PAD                          | TYPE <sup>(1)</sup> | PIN DESCRIPTION                     | SIGNAL<br>TYPE | TERMINATION               |  |
| LVDS BUS D                                                          | FGA_FAD                          |                     |                                     |                |                           |  |
|                                                                     | Z18                              |                     | 1                                   | I              |                           |  |
| D_DN(0)                                                             | Z19                              | 1                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DP(0)                                                             | -                                |                     |                                     | -              |                           |  |
| D_DN(1)                                                             | T24                              | !                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DP(1)                                                             | U24                              |                     |                                     | -              |                           |  |
| D_DN(2)                                                             | N23                              | <u> </u>            | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DP(2)                                                             | P23                              | <u> </u>            |                                     | -              |                           |  |
| D_DN(3)                                                             | Y18                              | 1                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DP(3)                                                             | Y19                              | l                   |                                     | -              |                           |  |
| D_DN(4)                                                             | AA19                             | I                   | │<br>├ High-speed differential pair |                | Differential 100 Ω        |  |
| D_DP(4)                                                             | AA20                             | I                   |                                     | -              |                           |  |
| D_DN(5)                                                             | W24                              | I                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DP(5)                                                             | X24                              | I                   | ,                                   |                |                           |  |
| D_DN(6)                                                             | P25                              | I                   | │<br>├ High-speed differential pair |                | Differential 100 Ω        |  |
| D_DP(6)                                                             | R25                              | I                   | riigii opeca amerentiai paii        |                | Differential 100 32       |  |
| D_DN(7)                                                             | Y26                              | 1                   | │<br>├ High-speed differential pair |                | Differential 100 Ω        |  |
| D_DP(7)                                                             | X26                              | I                   | Tright-speed differential pair      |                | Differential 100 32       |  |
| D_DN(8)                                                             | Y21                              | I                   | High-speed differential pair        |                | Differential 100 $\Omega$ |  |
| D_DP(8)                                                             | Z21                              | I                   | Tright-speed differential pail      | LVDS           | Differential 100 52       |  |
| D_DN(9)                                                             | U25                              | I                   | High apped differential pair        | LVDS           | Differential 100 $\Omega$ |  |
| D_DP(9)                                                             | V25                              | I                   | High-speed differential pair        |                | Dillerential 100 \$2      |  |
| D_DN(10)                                                            | AA24                             | I                   | High-speed differential pair        |                | Differential 400 O        |  |
| D_DP(10)                                                            | Z24                              | I                   | - nign-speed dillerential pali      |                | Differential 100 Ω        |  |
| D_DN(11)                                                            | R26                              | I                   | Llink on and differential main      | 1              | Differential 400 O        |  |
| D_DP(11)                                                            | P26                              | I                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DN(12)                                                            | X25                              | I                   | Llink on and differential main      |                | Differential 400 O        |  |
| D_DP(12)                                                            | Y25                              | I                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DN(13)                                                            | W23                              | I                   | 11.1                                |                | D.W                       |  |
| D_DP(13)                                                            | X23                              | I                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DN(14)                                                            | Z23                              | I                   | 11.1                                | -              | DV                        |  |
| D_DP(14)                                                            | Y23                              | I                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| D_DN(15)                                                            | P24                              | I                   | High and differential of            | 1              | D'W (1.1400.0             |  |
| D_DP(15)                                                            | N24                              | I                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| DCLK_DN                                                             | T23                              | I                   |                                     |                | D                         |  |
| DCLK_DP                                                             | U23                              | 1                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| SCTRL_DN                                                            | V26                              | 1                   |                                     | -              |                           |  |
| SCTRL_DP                                                            | U26                              | 1                   | High-speed differential pair        |                | Differential 100 Ω        |  |
| SCP INTERFACE                                                       |                                  |                     |                                     |                |                           |  |
| SCPCLK U2 I Serial Communications Port CLK LVCMOS Internal pulldown |                                  |                     |                                     |                | Internal pulldown         |  |
| SCPDI                                                               | Т3                               | 1                   | Serial Communications Data In       | LVCMOS         | Internal pulldown         |  |
| SCPENZ                                                              | U4                               | ı                   | Serial Communications Port Enable   | LVCMOS         | Internal pulldown         |  |
| SCPDO                                                               | U3                               | 0                   | Serial Communications Port Output   | LVCMOS         | Internal pulldown         |  |
| OTHER SIGNALS                                                       |                                  |                     |                                     | 1              | '                         |  |
| DMD_PWRDNZ                                                          | G4                               | 1                   | Chip - Level ResetZ                 | LVCMOS         | Internal pulldown         |  |
| ı <u>-</u> <b></b>                                                  | 1                                | 1                   |                                     | 1              |                           |  |



## 表 5-1. Pin Functions (continued)

| PIN           | N                                                                                                                                                                                                                                                                                                                                                                                                     | <b>4</b> 5-         | 1. Pin Functions (continued) | SIGNAL |             |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------|--------|-------------|
| SIGNAL        | PGA_PAD                                                                                                                                                                                                                                                                                                                                                                                               | TYPE <sup>(1)</sup> | PIN DESCRIPTION              | TYPE   | TERMINATION |
| N/C           | G1, H1, J1, J3, J4, K3, P3, R1, R3, R4, T1, U1, V3, D17, X17, K4, P4, F3, G2, H3, W15, X15, X16, Z15, Y16, Y17, Z13, Z12, Y14, Y13, AA10, AA9, Z10, Y10, Z5, Z6, Z9, Z8, W3, X3, X6, Y6, X7, X8, Y8, Y7, X4, W4, Y3, Z3, W11, W10, D4, E4, C3, B3, E15, D15, B16, B15, C16, C17, B13, B12, C14, C13, A10, A9, B10, C10, B5, B6, B9, B8, C4, C5, E5, E6, D7, D8, C8, C7, D3, E3, C6, D6, E11, E10, X16 | No Connect          |                              | 2      |             |
| TEMP_N        | W16                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                 |                              |        |             |
| TEMP_P        | W17                                                                                                                                                                                                                                                                                                                                                                                                   | I/O                 |                              |        |             |
| MICROMIRROR B | IAS RESET INPU                                                                                                                                                                                                                                                                                                                                                                                        | TS                  |                              |        |             |
| MBRST(0)      | E14                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(1)      | D13                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(2)      | E13                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(3)      | C12                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(4)      | E12                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(5)      | C11                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(6)      | D16                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(7)      | C15                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(8)      | W14                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(9)      | X13                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(10)     | W13                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(11)     | Y12                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(12)     | W12                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(13)     | Y11                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| MBRST(14)     | Y15                                                                                                                                                                                                                                                                                                                                                                                                   | I                   | Mirror actuation signal      |        |             |
| POWERS AND GR | ROUNDS                                                                                                                                                                                                                                                                                                                                                                                                | I                   | <u> </u>                     |        |             |

## 表 5-1. Pin Functions (continued)

| DI     | 表 5-1. Pin Functions (continued)                                                                                                                                                                                                                                                                                                                                                                                    |                     |                                 |                |             |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------|----------------|-------------|--|--|--|
| SIGNAL | PGA_PAD                                                                                                                                                                                                                                                                                                                                                                                                             | TYPE <sup>(1)</sup> | PIN DESCRIPTION                 | SIGNAL<br>TYPE | TERMINATION |  |  |  |
| VDD    | A5, A6, B2, C1, D10, D12, D19, D22, E8, E19, E20, E21, E22, F1, F2, J2, K1, L1, L25, M3, M4, M25, N1, N25, P1, R2, V1, V2, W8, W19, W20, W21, W22, X10, X12, X19, X22, Y1, Z1, Z2, AA2, AA5, AA6                                                                                                                                                                                                                    | P                   | Low-voltage CMOS core supply    |                |             |  |  |  |
| VDDI   | A7, A8, A11,<br>A16, A17, A18,<br>A21, A22, A23,<br>AA7, AA8,<br>AA11, AA16,<br>AA17, AA18,<br>AA21, AA22,<br>AA23                                                                                                                                                                                                                                                                                                  | Р                   | I/O supply                      |                |             |  |  |  |
| VCC2   | A3, A4, A25,<br>B26, L26, M26,<br>N26, Z26, AA3,<br>AA4, AA25                                                                                                                                                                                                                                                                                                                                                       | Р                   | Memory array stepped-up voltage |                |             |  |  |  |
| VSS    | B4, B7, B11, B14, B17, B20, B22, B25, C2, C9, C20, C22, C24, D1, D2, D5, D9, D11, D14, D18, D20, D21, E1, E2, E7, E9, E16, E17, E18, E25, E26, F4, F23, F24, H2, H4, H25, H26, J23, J24, K2, L2, L3, L4, M1, M2, M23, M24, N2, N3, N4, P2, R23, R24, T2, T4, T25, T26, V4, V23, V24, W1, W2, W7, W9, W25, W26, X1, X2, X5, X9, X11, X14, X18, X20, X21, Y2, Y9, Y20, Y22, Y24, Z4, Z7, Z11, Z14, Z17, Z20, Z22, Z25 | G                   | Global ground                   |                |             |  |  |  |

<sup>(1)</sup> I = Input, O = Output, P = Power, G = Ground, NC = No Connect

# **6 Specifications**

#### 6.1 Absolute Maximum Ratings

Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

|                                    |                                                                      | MIN    | MAX                    | UNIT |
|------------------------------------|----------------------------------------------------------------------|--------|------------------------|------|
| SUPPLY VOLTAGES                    |                                                                      |        |                        |      |
| $V_{DD}$                           | Supply voltage for LVCMOS core logic <sup>(1)</sup>                  | - 0.5  | 2.3                    | V    |
| V <sub>DDI</sub>                   | Supply voltage for LVDS Interface <sup>(1)</sup>                     | - 0.5  | 2.3                    | V    |
| V <sub>CC2</sub>                   | Micromirror Electrode and HVCMOS voltage <sup>(1)</sup> (2)          | - 0.5  | 11                     | V    |
| V <sub>MBRST</sub>                 | Input voltage for MBRST pins <sup>(1)</sup>                          | - 17.5 | 22.5                   | V    |
| V <sub>DDI</sub> - V <sub>DD</sub> | Supply voltage delta (absolute value) <sup>(3)</sup>                 |        | 0.3                    | V    |
| INPUT VOLTAGES                     |                                                                      |        |                        |      |
| V <sub>ID</sub>                    | Input differential voltage for LVDS pins (absolute value)            |        | 500                    | mV   |
| V_LVCMOS                           | Input voltage for all other input pins <sup>(1)</sup>                | - 0.3  | V <sub>DDI</sub> + 0.3 | V    |
| ENVIRONMENTAL                      |                                                                      |        |                        |      |
| т                                  | Temperature, operating <sup>(4)</sup>                                | 0      | 90                     | °C   |
| T <sub>ARRAY</sub>                 | Temperature, nonoperating <sup>(4)</sup>                             | - 40   | 90                     | °C   |
| T <sub>DP</sub>                    | Dew point temperature, operating and non - operating (noncondensing) |        | 81                     | °C   |

- (1) All voltages are referenced to common ground V<sub>SS</sub>. V<sub>DD</sub>, V<sub>DDI</sub>, and V<sub>CC2</sub> power supplies are all required for all DMD operating modes.
- (2) V<sub>CC2</sub> supply transients must fall within specified voltages.
- (3) Exceeding the recommended allowable voltage difference between V<sub>DD</sub> and V<sub>DDI</sub> may result in excessive current draw.
- (4) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1), shown in Figure 7-1 using the † 7.6.

#### **6.2 Storage Conditions**

Applicable for the DMD as a component or non-operating in a system

|                     |                                                                     | MIN  | MAX | UNIT   |
|---------------------|---------------------------------------------------------------------|------|-----|--------|
| T <sub>DMD</sub>    | DMD storage temperature                                             | - 40 | 80  | °C     |
| T <sub>DP-AVG</sub> | Average dew point temperature (noncondensing) <sup>(1)</sup>        |      | 28  | °C     |
| T <sub>DP-ELR</sub> | Elevated dew point temperature range (noncondensing) <sup>(2)</sup> | 28   | 36  | °C     |
| CT <sub>ELR</sub>   | Cumulative time in elevated dew point temperature range             |      | 24  | months |

- 1) This is the average over time (including storage and operating) that the device is not in the elevated dew point temperature range.
- (2) Exposure to dew point temperatures in the elevated range during storage and operation must be limited to less than a total cumulative time of CT<sub>ELR</sub>.

#### 6.3 ESD Ratings

| SYMBOL                       | PARAMETER                                  | DESCRIPTION                                                           | VALUE | UNIT |
|------------------------------|--------------------------------------------|-----------------------------------------------------------------------|-------|------|
| V                            | Electrostatic                              | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> discharge | discharge                                  | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | V    |
| V <sub>(ESD)</sub>           | Electrostatic<br>discharge (MBRST<br>PINS) | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001                    | ±150  | V    |

- 1) JEDEC document JEP155 states that 500 V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250 V CDM allows safe manufacturing with a standard ESD control process.

# **6.4 Recommended Operating Conditions**

Over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by this table. No level of performance is implied when operating the device above or below these limits.

|                                    | perating the device above or below these limits.                                            | MIN       | NOM  | MAX                      | UNIT              |
|------------------------------------|---------------------------------------------------------------------------------------------|-----------|------|--------------------------|-------------------|
| VOLTAGE SUPP                       | LY                                                                                          |           |      |                          |                   |
| $V_{DD}$                           | Supply voltage for LVCMOS core logic <sup>(1)</sup>                                         | 1.65      | 1.8  | 1.95                     | V                 |
| $V_{DDI}$                          | Supply voltage for LVDS Interface <sup>(1)</sup>                                            | 1.65      | 1.8  | 1.95                     | V                 |
| V <sub>CC2</sub>                   | Micromirror Electrode and HVCMOS voltage <sup>(1)</sup> (2)                                 | 9.5       | 10   | 10.5                     | V                 |
| V <sub>MBRST</sub>                 | Micromirror Bias / Reset Voltage <sup>(1)</sup>                                             | - 17      |      | 21.5                     | V                 |
| V <sub>DD</sub> - V <sub>DDI</sub> | Supply voltage delta (absolute value) <sup>(3)</sup>                                        |           | 0    | 0.3                      | V                 |
| LVCMOS                             |                                                                                             |           |      |                          |                   |
| V <sub>IH(DC)</sub>                | Input High Voltage                                                                          | 0.7 × VDD |      | V <sub>DD</sub> + 0.3    | V                 |
| V <sub>IL(DC)</sub>                | Input Low Voltage                                                                           | - 0.3     |      | 0.3 × VDD                | V                 |
| V <sub>IH(AC)</sub>                | Input High Voltage                                                                          | 0.8 × VDD |      | V <sub>DD</sub> + 0.3    | V                 |
| V <sub>IL(AC)</sub>                | Input Low Voltage                                                                           | - 0.3     |      | 0.2 × VDD                | V                 |
| I <sub>OH</sub>                    | High-level Output Current                                                                   |           |      | 2                        | mA                |
| I <sub>OL</sub>                    | Low-level Output Current                                                                    | - 2       |      |                          | mA                |
| t <sub>PWRDNZ</sub>                | PWRDNZ pulse width <sup>(4)</sup>                                                           | 10        |      |                          | ns                |
| SCP INTERFACE                      | · ·                                                                                         |           |      |                          |                   |
| F <sub>SCPCLK</sub>                | SCP clock frequency                                                                         | 50        |      | 500                      | kHz               |
| SCPCLK <sub>DCDIN</sub>            | SCP Clk Input duty cycle                                                                    | 40%       | ,    | 60%                      |                   |
| LVDS INTERFAC                      | E                                                                                           |           |      |                          |                   |
| F <sub>CLOCK</sub>                 | Clock frequency for LVDS interface (all channels), DCLK <sup>(5)</sup>                      |           |      | 400                      | MHz               |
| DCD <sub>IN</sub>                  | Input CLK Duty Cycle Distortion tolerance                                                   | 44%       |      | 56%                      |                   |
| V <sub>ID</sub>                    | Input differential voltage (absolute value) <sup>(6)</sup>                                  | 150       | 300  | 440                      | mV                |
| V <sub>CM</sub>                    | Common mode voltage <sup>(6)</sup>                                                          | 1100      | 1200 | 1300                     | mV                |
| V <sub>LVDS</sub>                  | LVDS voltage <sup>(6)</sup>                                                                 | 880       |      | 1520                     | mV                |
| t <sub>LVDS_RSTZ</sub>             | Time required for LVDS receivers to recover from PWRDNZ                                     | 2         |      |                          | μs                |
| Z <sub>IN</sub>                    | Internal differential termination resistance                                                | 80        | 100  | 120                      | Ω                 |
| Z <sub>LINE</sub>                  | Line differential impedance (PWB/trace)                                                     | 90        | 100  | 110                      | Ω                 |
| ENVIRONMENTA                       | AL .                                                                                        |           |      |                          |                   |
| т                                  | Array temperature, long-term operational <sup>(7)</sup> (8) (9)                             | 10        |      | 40 to 70 <sup>(10)</sup> | °C                |
| T <sub>ARRAY</sub>                 | Array temperature, short-term operational, 500 hr max <sup>(8) (11)</sup>                   | 0         |      | 10                       | °C                |
| T <sub>DP -AVG</sub>               | Average dew point average temperature (non - condensing) <sup>(12)</sup>                    |           |      | 28                       | °C                |
| T <sub>DP-ELR</sub>                | Elevated dew point temperature range (non-condensing) <sup>(13)</sup>                       | 28        |      | 36                       | °C                |
| CT <sub>ELR</sub>                  | Cumulative time in elevated dew point temperature range                                     |           |      | 24                       | Months            |
| Q <sub>AP-ILL</sub>                | Window aperture illumination overfill <sup>(14)</sup> (15)                                  |           |      | 17                       | W/cm <sup>2</sup> |
| SOLID STATE IL                     | LUMINATION                                                                                  | •         |      |                          |                   |
| ILL <sub>UV</sub>                  | Illumination power at wavelengths < 410 nm <sup>(7)</sup>                                   |           |      | 10                       | mW/cm             |
| ILL <sub>BLU1</sub>                | Illumination power at wavelengths $\geqslant$ 410 nm and $\leqslant$ 440 nm <sup>(16)</sup> |           |      | 1                        | W/cm <sup>2</sup> |
| ILL <sub>BLU</sub>                 | Illumination power at wavelengths ≥ 410 nm and ≤ 475 nm <sup>(16)</sup>                     |           |      | 5.5                      | W/cm <sup>2</sup> |
| ILL <sub>VIS</sub>                 | Illumination power at wavelengths ≥ 410 nm and ≤ 800 nm <sup>(16)</sup>                     |           |      | 18                       | W/cm <sup>2</sup> |
| ILL <sub>IR</sub>                  | Ilumination power at wavelengths > 800 nm                                                   |           |      | 10                       | mW/cm             |

<sup>(1)</sup> All voltages are referenced to common ground V<sub>SS</sub>. V<sub>DD</sub>, V<sub>DDI</sub>, and V<sub>CC2</sub> power supplies are all required for proper DMD operation. V<sub>SS</sub> must also be connected.

<sup>(2)</sup> V<sub>CC2</sub> supply transients must fall within specified max voltages.

- (3) To prevent excess current, the supply voltage delta |V<sub>DDI</sub> V<sub>DD</sub>| must be less than the specified limit. See the DMD Power Supply Requirements.
- (4) PWRDNZ input pin resets the SCP and disables the LVDS receivers. The PWRDNZ input pin overrides the SCPENZ input pin and tristates the SCPDO output pin.
- (5) See LVDS clock timing requirements in *Timing Requirements*.
- (6) See Figure 6-5 for the LVDS waveform requirements.
- (7) Simultaneous exposure of the DMD to the maximum *Recommend Operating Conditions* for temperature and UV illumination reduces device lifetime.
- (8) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1), shown in Figure 7-1 using the *Micromirror Array Temperature Calculation*.
- (9) Long-term is defined as the usable life of the device.
- (10) Per Figure 6-1, the maximum operational array temperature is derated based on the micromirror landed duty cycle that the DMD experiences in the end application. See *Micromirror Landed-on/Landed-off Duty Cycle* for a definition of micromirror landed duty cycle.
- (11) Short-term is the total cumulative time over the useful life of the device.
- (12) The average over time (including storage and operating) that the device is not in the elevated dew point temperature range.
- (13) Exposure to dew point temperatures in the elevated range during storage and operation is limited to less than a total cumulative time of CT<sub>FLR</sub>.
- (14) Applies to region defined in Figure 6-2
- (15) The active area of the DMD is surrounded by an aperture on the inside of the DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical conditions. Overfill light illuminating the area outside the active array can scatter and create adverse effects to the performance of an end application using the DMD. Minimizing the light flux incident outside the active array is a design requirement of the illumination optical system. Depending on the particular optical architecture and assembly tolerances of the optical system, the amount of overfill light on the outside of the active array may cause system performance degradation.
- (16) The maximum allowable optical power incident on the DMD is limited by the maximum optical power density for each wavelength range specified and the micromirror array temperature (Τ<sub>ΔRRAY</sub>).



图 6-1. Maximum Recommended Array Temperature—Derating Curve



图 6-2. Illumination Overfill Diagram - Critical Area

#### 6.5 Thermal Information

|                                                                      | DLP780NE |      |
|----------------------------------------------------------------------|----------|------|
| THERMAL METRIC                                                       | FYU      | UNIT |
|                                                                      | 350 PINS |      |
| Thermal resistance, active area to test point 1 (TP1) <sup>(1)</sup> | 0.55     | °C/W |

(1) The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the DMD within the temperature range specified in the Recommended operating conditions.

The total heat load on the DMD is largely driven by the incident light absorbed by the active area, although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array.

Minimizing the light energy falling outside the window clear aperture is a design requirement of the optical system because any additional thermal load in this area can significantly degrade the reliability of the device.

#### 6.6 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                      | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|--------------------------|------------------------------------------------|-----------------|-----|-----|------|------|
| Power Supply Information |                                                |                 |     |     |      |      |
| I <sub>DD</sub>          | Supply current V <sub>DD</sub> <sup>(1)</sup>  |                 |     |     | 800  | mA   |
| I <sub>DDI</sub>         | Supply current V <sub>DDI</sub> <sup>(1)</sup> |                 |     | -   | 170  | mA   |
| I <sub>CC2</sub>         | Supply current V <sub>CC2</sub>                |                 |     |     | 40   | mA   |
| $P_{DD}$                 | Supply power V <sub>DD</sub> <sup>(1)</sup>    |                 |     |     | 1560 | mW   |
| PDDI                     | Supply power V <sub>DDI</sub> <sup>(1)</sup>   |                 |     |     | 332  | mW   |
| PCC2                     | Supply power V <sub>CC2</sub> <sup>(1)</sup>   |                 |     |     | 420  | mW   |
| LVCMOS                   | 3                                              |                 |     |     |      |      |



## **6.6 Electrical Characteristics (continued)**

Over operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                               | TEST CONDITIONS          | MIN  | TYP | MAX | UNIT              |
|-----------------|-----------------------------------------|--------------------------|------|-----|-----|-------------------|
| V <sub>OH</sub> | High-level output voltage               | I <sub>OH</sub> = 2 mA   | 0.8  |     |     | × V <sub>DD</sub> |
| V <sub>OL</sub> | Low-level output voltage                | I <sub>OL</sub> = 2 mA   |      |     | 0.2 | × V <sub>DD</sub> |
| I <sub>OZ</sub> | High impedance output current           | V <sub>DD</sub> = 1.95 V |      |     | 10  | μΑ                |
| I <sub>IL</sub> | Low-level input current                 | VDD= 1.95 V, Vin = 0 V   | - 60 |     |     | μΑ                |
| I <sub>IH</sub> | High-level input current <sup>(2)</sup> | VDD = 1.95 V, Vin = VDD  |      | -   | 200 | μΑ                |
| Capacita        | nces                                    |                          |      |     |     |                   |
| Cı              | Input capacitance: LVDS pins            | f = 1 MHz                |      |     | 20  | pF                |
| Cı              | Input capacitance <sup>(2)</sup>        | f = 1 MHz                |      |     | 15  | pF                |
| Co              | Output capacitance <sup>(2)</sup>       | f = 1 MHz                |      |     | 15  | pF                |
| C <sub>IM</sub> | Input capacitance for MBRST[0:14] pins  | f = 75 kHz               | 360  | 410 | 520 | pF                |

<sup>(1)</sup> To prevent excess current, the supply voltage delta |VDDI - VDD| must be less than the specified limit in Absolute Maximum Ratings.

# **6.7 Timing Requirements**

Over Recommended Operating Conditions (unless otherwise noted)

|                          | PARAMETER DESCRIPTION                                                                        | MIN    | NOM MAX | UNIT                  |
|--------------------------|----------------------------------------------------------------------------------------------|--------|---------|-----------------------|
| SCP                      | ,                                                                                            |        |         |                       |
| t <sub>SCP_DS</sub>      | SCPDI clock setup time (before SCPCLK falling-edge) <sup>(1)</sup>                           | 800    |         | ns                    |
| t <sub>SCP_DH</sub>      | SCPDI hold time (after SCPCLK falling-edge)                                                  | 900    |         | ns                    |
| t <sub>SCP_NEG_ENZ</sub> | Time between falling edge of SCPENZ and the rising edge of SCPCLK <sup>(1)</sup>             | 1      |         | μs                    |
| t <sub>SCP_POS_ENZ</sub> | Time between falling edge of SCPCLK and the rising edge of SCPENZ <sup>(1)</sup>             | 1      |         | μs                    |
| t <sub>SCP_OUT_EN</sub>  | Time required for SCP output buffer to recover after SCPENZ (from tri-state). <sup>(1)</sup> |        | 960     | ns                    |
| t <sub>SCP_PW_ENZ</sub>  | SCPENZ inactive pulse width (high-level)                                                     | 1      |         | 1/F <sub>scpclk</sub> |
| t <sub>r</sub>           | Rise time (20% to 80%). See (2)                                                              |        | 200     | ns                    |
| t <sub>f</sub>           | Fall time (80% to 20%). See (2)                                                              |        | 200     | ns                    |
| LVDS                     |                                                                                              |        |         |                       |
| t <sub>R_LVDS</sub>      | Rise time (20% to 80%). See (3)                                                              |        | 500     | ps                    |
| t <sub>F_LVDS</sub>      | Fall time (80% to 20%). See (3)                                                              |        | 500     | ps                    |
| t <sub>C</sub>           | Clock Cycle Duration for DCLK_C and DCLK_D <sup>(4)</sup>                                    | 2.5    |         | ns                    |
| t <sub>W</sub>           | Pulse Duration for DCLK_C/D <sup>(4)</sup>                                                   | 1.19   |         | ns                    |
| t <sub>SU_data</sub>     | Setup Time for High-speed data(15:0) before DCLK <sup>(4)</sup>                              | 350    |         | ps                    |
| t <sub>SU_sctrl</sub>    | Setup Time for SCTRL before DCLK <sup>(4)</sup>                                              | 330    |         | ps                    |
| t <sub>H_data</sub>      | Hold time for High-speed data(15:0) after DCLK <sup>(4)</sup>                                | 150    |         | ps                    |
| t <sub>H_sctrl</sub>     | Hold Time for SCTRL after DCLK <sup>(4)</sup>                                                | 170    |         | ps                    |
| t <sub>SKEW_C2D</sub>    | Skew tolerance between Channel C and Channel D <sup>(5)</sup> (6) (7)                        | - 1.25 | 1.25    | ns                    |

<sup>(1)</sup> See Figure 6-3.

Submit Document Feedback

<sup>(2)</sup> Applies to LVCMOS pins only. Excludes LVDS pins and test pad pins

<sup>(2)</sup> See Figure 6-4.

<sup>(3)</sup> See Figure 6-6.

- See Figure 6-7. (4)
- See Figure 6-8. (5)
- Channel C (Bus C) includes the following LVDS pairs: DCLK\_C, SCTRL\_C, and D\_C. Channel D (Bus D) includes the following LVDS pairs: DCLK\_D, SCTRL\_D, and D\_D. (6)
- (7)



图 6-3. SCP Timing Parameters



图 6-4. SCP Rise and Fall Times





图 6-5. LVDS Waveform Parameters



图 6-6. LVDS Rise and Fall Times





图 6-7. LVDS Timing Parameters



图 6-8. LVDS Skew Parameters



## 6.8 System Mounting Interface Loads

| PARAMETER                                                                  | MIN | NOM | MAX | UNIT |
|----------------------------------------------------------------------------|-----|-----|-----|------|
| When loads are applied on both electrical and thermal interface areas      |     |     |     |      |
| Maximum load to be applied to the electrical interface area <sup>(1)</sup> |     |     | 111 | N    |
| Maximum load to be applied to the thermal interface area <sup>(1)</sup>    |     |     | 111 | N    |
| When load is applied on the electrical interface area only                 |     |     |     |      |
| Maximum load to be applied to the electrical interface area <sup>(1)</sup> |     |     | 222 | N    |
| Maximum load to be applied to the thermal interface area <sup>(1)</sup>    |     |     | 0   | N    |

(1) The load must be uniformly applied in the corresponding areas shown in Figure 6-9.



图 6-9. System Mounting Interface Loads

# 6.9 Micromirror Array Physical Characteristics

| PARAMETER DESCRIPTION                                     |                                              |        | UNIT              |
|-----------------------------------------------------------|----------------------------------------------|--------|-------------------|
| M                                                         | Number of active columns (1)                 |        | micromirrors      |
| N                                                         | Number of active rows (1)                    |        | micromirrors      |
| P                                                         | Micromirror (pixel) pitch <sup>(1)</sup>     | 9.0    | μm                |
| Micromirror active array width <sup>(1)</sup>             | Micromirror pitch x number of active columns | 17.280 | mm                |
| Micromirror active array height <sup>(1)</sup>            | Micromirror pitch x number of active rows    | 9.720  | mm                |
| Micromirror active border (top and bottom)(2)             | Pond of micromirror (POM)                    | 12     | micromirrors/side |
| Micromirror active border (right and left) <sup>(2)</sup> | Pond of micromirror (POM)                    | 12     | micromirrors/side |

- (1) See Figure 6-10.
- (2) The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF.



图 6-10. Micromirror Array Physical Characteristics

#### 6.10 Micromirror Array Optical Characteristics

|                          | PARAMETER                                        | TEST CONDITIONS                | MIN  | TYP  | MAX  | UNIT         |
|--------------------------|--------------------------------------------------|--------------------------------|------|------|------|--------------|
| Micromirror tilt and     | gle <sup>(2) (3) (4) (5)</sup>                   | Landed state <sup>(1)</sup>    | 13.5 | 14.5 | 15.5 | degrees      |
| Micromirror cross        | over time <sup>(6)</sup>                         | typical performance            |      | 3    |      | μs           |
| Micromirror switch       | ning time <sup>(7)</sup>                         | typical performance            | 10   |      |      | μs           |
|                          | Bright pixel(s) in active area <sup>(9)</sup>    | Gray 10 screen <sup>(12)</sup> |      |      | 0    |              |
|                          | Bright pixel(s) in the POM <sup>(9)</sup> (11)   | Gray 10 screen <sup>(12)</sup> |      |      | 1    |              |
| Image<br>performance (8) | Dark pixel(s) in the active area <sup>(10)</sup> | White screen <sup>(13)</sup>   |      |      | 4    | micromirrors |
|                          | Adjacent pixel(s) <sup>(14)</sup>                | Any screen                     |      |      | 0    |              |
|                          | Unstable pixel(s) in active area <sup>(15)</sup> | Any screen                     |      |      | 0    |              |

- (1) Measured relative to the plane formed by the overall micromirror array.
- (2) Additional variation exists between the micromirror array and the package datums.
- (3) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices.
- (4) For some applications, it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs, the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations or system contrast variations.
- (5) Refer to Figure 6-11.
- (6) The time required for a micromirror to nominally transition from one landed state to the opposite landed state.
- (7) The minimum time between successive transitions of a micromirror.
- (8) Conditions of Acceptance: all DMD image performance returns are evaluated using the following projected image test conditions:

Test set degamma shall be linear.

Test set brightness and contrast shall be set to nominal.

The diagonal size of the projected image shall be a minimum of 60 inches.

The projections screen shall be 1× gain.

The projected image shall be inspected from an 8-foot minimum viewing distance.

The image shall be in focus during all image performance tests.

- (9) Bright pixel definition: a single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels
- (10) Dark pixel definition: a single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels
- (11) POM definition: rectangular border of off-state mirrors surrounding the active area
- (12) Gray 10 screen definition: a full screen with RGB values set to R = 10/255, G = 10/255, B = 10/255
- (13) White screen definition: a full screen with RGB values set to R=255/255, G = 255/255, B = 255/255
- (14) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point, also referred to as a cluster.
- (15) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated





图 6-11. Micromirror Landed Orientation and Tilt

#### **6.11 Window Characteristics**

| PARAMETER<br>DESCRIPTION | TEST CONDITIONS | MIN NOM         | MAX | UNIT |
|--------------------------|-----------------|-----------------|-----|------|
| Window Material          |                 | Corning EagleXG |     |      |
| Window Refractive Index  | 546.1 nm        | 1.5119          |     |      |

# **6.12 Chipset Component Usage Specification**

Reliable function and operation of the DLP780NE DMD requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD



control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD.

#### 备注

TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously.

#### 7 Detailed Description

#### 7.1 Overview

The DMD is a 0.78-inch diagonal spatial light modulator which consists of an array of highly reflective aluminum micromirrors. The DMD is an electrical input, optical output micro-optical-electrical-mechanical system (MOEMS). The fast switching speed of the DMD micromirrors combined with advanced DLP image processing algorithms enables the micromirror array to display a full 1920 × 1080 pixel image at a 120 Hz frame rate. The electrical interface is a low voltage differential signaling (LVDS) interface. The DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of M memory cell columns by N memory cell rows. Refer to the † 7.2. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST).

The DLP 0.78-inch Full HD chipset is comprised of the DLP780NE DMD, DLPC4430 display controller, the DLPA300 micromirror driver and the DLPA100 power management and motor driver. To ensure reliable operation, the DLP780NE DMD must always be used with the DLP display controller and the power and motor driver specified in the chipset.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Power Interface

The DMD requires two DC voltages: 1.8-V source for VDD and VDDI, and a 10-V supply for VCC2. In a typical configuration, 3.3 V is created by the DLPA100 power management and motor driver and is used on the DMD board to create the 1.8 V. The DLPA300 micromirror driver takes in the 12 V and creates the micromirror reset voltages.

## **7.3.2 Timing**

The data sheet specifies timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be considered. Timing reference loads are not intended to be precise representations of any particular system environment or depiction of the actual load presented by a production test. TI recommends that system designers use IBIS or other simulation tools to correlate the timing reference load to a system environment. Use the specified load capacitance value for characterization and measurement of AC timing signals only. This load capacitance value does not indicate the maximum load the device is capable of driving.

#### 7.4 Device Functional Modes

DMD functional modes are controlled by the DLPC4430 display controller. See the DLPC4430 display controller data sheet or contact a TI applications engineer.

## 7.5 Optical Interface and System Image Quality Considerations

TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections.

#### 7.5.1 Numerical Aperture and Stray Light Control

TI recommends that the light cone angle defined by the numerical aperture of the illumination optics is the same as the light cone angle defined by the numerical aperture of the projection optics. This angle must not exceed the nominal device micromirror tilt angle unless appropriate apertures are added in the illumination and projection pupils to block out flat-state and stray light from the projection lens. The DLP780NE has a 14.5° tilt angle which corresponds to the f/2.0 numerical aperture. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the micromirror tilt angle, or if the projection numerical aperture angle is more than 2° larger than the illumination numerical aperture angle (and vice versa), contrast degradation and objectionable artifacts in the display border or active area are possible.

#### 7.5.2 Pupil Match

TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display border and active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle.

#### 7.5.3 Illumination Overfill

The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. Design the illumination optical system to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable.

Product Folder Links: DI P780NF



# 7.6 Micromirror Array Temperature Calculation





图 7-1. DMD Thermal Test Point

Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from a measurement point on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The relationship between array temperature and the reference ceramic temperature (thermal test TP1 in  $\boxtimes$  7-1) is provided by the following equations:

$$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$
(1)

$$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATIOM}$$
(2)

#### where

- T<sub>ARRAY</sub> = Computed array temperature (°C)
- T<sub>CFRAMIC</sub> = Measured ceramic temperature (°C) (TP1 location)
- R<sub>ARRAY-TO-CERAMIC</sub> = Thermal resistance of package specified in #6.5 from array to ceramic TP1 (°C/Watt)



- Q<sub>ARRAY</sub> = Total DMD power on the array (W) (electrical + absorbed)
- Q<sub>ELECTRICAL</sub> = Nominal electrical power (W)
- Q<sub>INCIDENT</sub> = Incident illumination optical power (W)
- Q<sub>ILLUMINATION</sub> = (DMD average thermal absorptivity × Q<sub>INCIDENT</sub>) (W)
- DMD average thermal absorptivity = 0.55

The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 1.0 W. The absorbed power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. The equations shown above are valid for a single chip or multichip DMD system. It assumes an illumination distribution of 83.7% on the active array, and 16.3% on the array border.

The sample calculation for a typical projection application is as follows:

$$Q_{INCIDENT} = 35 \text{ W (measured)}$$
(3)

$$T_{CERAMIC} = 55.0^{\circ}C \text{ (measured)}$$
 (4)

$$Q_{ELECTRICAL} = 1.0 \text{ W}$$
 (5)

$$Q_{ARRAY} = 1.0 \text{ W} + (0.55 \times 35 \text{ W}) = 20.25 \text{ W}$$
 (6)

$$T_{ARRAY} = 55.0^{\circ}C + (20.25 \text{ W} \times 0.55^{\circ}C/\text{W}) = 66.1^{\circ}C$$
 (7)

## 7.7 Micromirror Landed-On/Landed-Off Duty Cycle

# 7.7.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle

The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the percentage of time that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state.

For example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the ON state 100% of the time (and in the OFF state 0% of the time); whereas 0/100 indicates that the pixel is in the OFF state 100% of the time. Likewise, 50/50 indicates that the pixel is ON for 50% of the time (and OFF for 50% of the time).

Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored.

Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100.

#### 7.7.2 Landed Duty Cycle and Useful Life of the DMD

Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD useful life.

Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical.

## 7.7.3 Landed Duty Cycle and Operational DMD Temperature

Operational DMD temperature and landed duty cycle interact to affect DMD useful life, and this interaction can be exploited to reduce the impact that an asymmetrical landed duty cycle has on the DMD useful life. This is quantified in the derating curve shown in 🖺 6-1.

The importance of this curve is that:

www.ti.com.cn

- All points along this curve represent the same useful life.
- All points above this curve represent lower useful life (and the further away from the curve, the lower the useful life).
- All points below this curve represent higher useful life (and the further away from the curve, the higher the useful life).

In practice, this curve specifies the maximum operating DMD temperature for a given long-term average landed duty cycle.

#### 7.7.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application

During a given period of time, the landed duty cycle of a given pixel follows from the image content being displayed by that pixel.

For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel operates under a 100/0 landed duty cycle during that time period. Likewise, when displaying pure-black, the pixel operates under a 0/100 landed duty cycle.

Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the landed duty cycle tracks one-to-one with the gray scale value, as shown in 表 7-1.

| 表 7-1. Grayscale value and Landed Duty Cycle |                   |  |  |  |  |
|----------------------------------------------|-------------------|--|--|--|--|
| GRAYSCALE VALUE                              | LANDED DUTY CYCLE |  |  |  |  |
| 0%                                           | 0/100             |  |  |  |  |
| 10%                                          | 10/90             |  |  |  |  |
| 20%                                          | 20/80             |  |  |  |  |
| 30%                                          | 30/70             |  |  |  |  |
| 40%                                          | 40/60             |  |  |  |  |
| 50%                                          | 50/50             |  |  |  |  |
| 60%                                          | 60/40             |  |  |  |  |
| 70%                                          | 70/30             |  |  |  |  |
| 80%                                          | 80/20             |  |  |  |  |
| 90%                                          | 90/10             |  |  |  |  |
| 100%                                         | 100/0             |  |  |  |  |
|                                              |                   |  |  |  |  |

表 7-1 Grayscale Value and Landed Duty Cycle

Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point.

Use 方程式 8 to calculate the landed duty cycle of a given pixel during a given time period.

#### where

- Red Cycle % represents the percentage of the frame time that red is displayed to achieve the desired white point.
- Green Cycle % represents the percentage of the frame time that green is displayed to achieve the desired white point.
- Blue Cycle % represents the percentage of the frame time that blue is displayed to achieve the desired white point.

For example, assume that the red, green, and blue color cycle times are 30%, 50%, and 20% respectively (to achieve the desired white point), then the landed duty cycle for various combinations of red, green, blue color intensities are shown in 表 7-2 and 表 7-3.



## 表 7-2. Example Landed Duty Cycle for Full-Color, Color Percentage

| CYCLE PERCENTAGE |     |     |  |  |
|------------------|-----|-----|--|--|
| RED GREEN BLUE   |     |     |  |  |
| 30%              | 50% | 20% |  |  |

表 7-3. Example Landed Duty Cycle for Full-Color

| S    | SCALE VALUE |      |       |  |  |
|------|-------------|------|-------|--|--|
| RED  | GREEN       | BLUE | CYCLE |  |  |
| 0%   | 0%          | 0%   | 0/100 |  |  |
| 100% | 0%          | 0%   | 30/70 |  |  |
| 0%   | 100%        | 0%   | 50/50 |  |  |
| 0%   | 0%          | 100% | 20/80 |  |  |
| 0%   | 12%         | 0%   | 6/94  |  |  |
| 0%   | 0%          | 35%  | 7/93  |  |  |
| 60%  | 0%          | 0%   | 18/82 |  |  |
| 0%   | 100%        | 100% | 70/30 |  |  |
| 100% | 0%          | 100% | 50/50 |  |  |
| 100% | 100%        | 0%   | 80/20 |  |  |
| 0%   | 12%         | 35%  | 13/87 |  |  |
| 60%  | 0%          | 35%  | 25/75 |  |  |
| 60%  | 12%         | 0%   | 24/76 |  |  |
| 100% | 100%        | 100% | 100/0 |  |  |

The last factor to account for in estimating the landed duty cycle is any applied image processing. Within the DLPC4430 display controller, the gamma function affects the landed duty cycle.

Gamma is a power function of the form  $Output\_Level = A \times Input\_Level^{Gamma}$ , where A is a scaling factor that is typically set to 1.

In the DLPC4430 display controller, gamma is applied to the incoming image data on a pixel-by-pixel basis. A typical gamma factor is 2.2, which transforms the incoming data as shown in  $\boxed{8}$  7-2.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



图 7-2. Example of Gamma = 2.2

From 🖺 7-2, if the gray scale value of a given input pixel is 40% (before gamma is applied), then gray scale value is 13% after gamma is applied. Therefore, it can be seen that since gamma has a direct impact displayed gray scale level of a pixel, it also has a direct impact on the landed duty cycle of a pixel.

Consideration must also be given to any image processing that occurs before the DLPC4430 display controller.



## 8 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### **8.1 Application Information**

DMDs are spatial light modulators which reflect incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC4430 display controller. Typical applications using the DLP780NE DMD include laserTV, smart projectors, enterprise projectors and digital signage.

DMD power-up and power-down sequencing is strictly controlled by the DLPC4430 display controller through the DLPA300. Refer to † 9.2 for power-up and power-down specifications. To ensure reliable operation, the DLP780NE DMD must always be used with DLPC4430 display controller, a DLPA100 PMIC/Motor driver and a DLPA300 Micromirror Driver.

#### 8.2 Typical Application

The DLP780NE DMD combined with DLPC4430 display controller and a power management device provides Full HD resolution for bright, colorful display applications. A typical display system using LED illumination combines the DLP780NE DMD, DLPC4430 display controller, DLPA300 micromirror driver and DLPA100 PMIC and motor driver. 8-1 shows a system block diagram for this configuration of the DLP 0.78-inch Full HD chipset and additional system components needed. See 8-2 for a block diagram showing the system components needed along with the laser phosphor of the DLP 0.78-inch Full HD chipset. The components include DLP780NE DMD, DLPC4430 display controller and DLPA100 PMIC and motor driver and a DLPA300 micromirror driver.

Product Folder Links: DI P780NF



图 8-1. Typical Full HD LED Application





图 8-2. Typical Full HD Laser Phosphor Application

#### 8.2.1 Design Requirements

Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The type of illumination used and desired brightness has a major effect on the overall system design and size.

The display system uses the DLP780NE DMD as the core imaging device and contains a 0.78-inch array of micromirrors. The DLPC4430 display controller is the digital interface between the DMD and the rest of the system, taking digital input from front end receiver and driving the DMD over a high-speed LVDS interface. The DLPA100 PMIC serves as a voltage regulator for the controller, and color filter wheel and phosphor wheel motor control. The DLPA300 provides the DMD reset control.

#### 8.2.2 Detailed Design Procedure

For a complete DLP system, an optical module or light engine is required that contains the DLP780NE DMD, associated illumination sources, optical elements, and necessary mechanical components.

To ensure reliable operation, the DMD must always be used with DLPC4430 display controller, the DLPA300 micromirror driver and the DLPA100 PMIC and motor driver.

#### 8.2.3 Application Curves

In a typical projector application, the luminous flux on the screen from the DMD depends on the optical design of the projector. The efficiency and total power of the illumination optical system and the projection optical system determines the overall light output of the projector. The DMD is inherently a linear spatial light modulator, so its efficiency just scales the light output. 

8-3 describes the relationship of laser input optical power to light output for a laser-phosphor illumination system, where the phosphor is not at its thermal quenching limit.



图 8-3. Normalized Light Output vs. Normalized Laser Power for Laser Phosphor Illumination

## 8.3 Temperature Sensor Diode

The DMD features a built-in thermal diode that measures the temperature at one corner of the die outside the micromirror array. The thermal diode can be interfaced with the TMP411 temperature sensor as shown in № 8-4. The software application contains functions to configure the TMP411 to read the DLP780NE DMD temperature sensor diode. This data can be leveraged by the customer to incorporate additional functionality in the overall system design such as adjusting illumination, fan speeds, etc. All communication between the TMP411 and the DLPC4430 display controller happens over the I²C interface. The TMP411 connects to the DMD via pins outlined in † 5.

Leave TEMP\_N and TEMP\_P pins unconnected (NC) if the temp sensor is not used.



- A. Details omitted for clarity.
- B. See the TMP411 datasheet for system board layout recommendation.
- C. See the TMP411 datasheet and the TI reference design for suggested component values for R1, R2, R3, R4, and C1.



D. R5 = 0  $\Omega$ . R6 = 0  $\Omega$ . Place 0- $\Omega$  resistors close to the DMD package pins.

# 图 8-4. TMP411 Sample Schematic

# 9 Power Supply Recommendations

# 9.1 DMD Power Supply Requirements

The following power supplies are all required to operate the DMD: VDD, VDDI, and VCC2. VSS must also be connected. DMD power-up and power-down sequencing is strictly controlled by the DLPC4430 display controller.

#### **CAUTION**

For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability. VDD, VDDI and VCC2 power supplies have to be coordinated during power-up and power-down operations. VSS must also be connected. Failure to meet any of the below requirements results in a significant reduction in the reliability and lifetime of the DMD. Refer to \$\mathbb{S}\$ 9-1.

# 9.2 DMD Power Supply Power-Up Procedure

- During power-up, VDD and VDDI must always start and settle before VCC2 is are applied to the DMD.
- Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements listed in 节 6.1 and in 节 6.4.
- During power-up, LVCMOS input pins must not be driven high until after VDD and VDDI have settled at operating voltages listed in 节 6.4 table.

## 9.3 DMD Power Supply Power-Down Procedure

- During power-down, VDD and VDDI must be supplied until after VCC2 is discharged to within the specified limit of ground. Refer to 节 6.4.
- Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements listed in 节 6.1 and in 节 6.4.
- During power-down, LVCMOS input pins must be less than specified in † 6.4.





图 9-1. DMD Power Supply Sequencing Requirements

- A. See Pin Configuration and Functions for pin functions.
- B. VDD must be up and stable prior to VCC2 powering up.
- C. PWRDNZ has two turn on options. Option 1: PWRDNZ does not go high until VDD and VCC2 are up and stable, or Option 2: PWRDNZ must be pulsed low for a minimum of T<sub>PWRDNZ</sub>, or 10 ns after VDD and VCC2 are up and stable.
- D. There is a minimum of T<sub>LVDS ARSTZ</sub>, or 2 μs, wait time from PWRDNZ going high for the LVDS receiver to recover.
- E. After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates the PWRDNZ and disables VCC2.
- F. Under power-loss conditions, where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware, PWRDNZ goes low.
- G. VDD must remain high until after VCC2 goes low.
- H. To prevent excess current, the supply voltage delta |VDDI VDD| must be less than specified limit in † 6.4.

#### 10 Layout

## 10.1 Layout Guidelines

The DLP780NE DMD is part of a chipset that is controlled by the DLPC4430 display controller in conjunction with the DLP300 micromirror driver and the DLPA100 power and motor driver. These guidelines are targeted at designing a PCB board with the DLP780NE DMD. The DLP780NE DMD board is a high-speed multi-layer PCB, with primarily high-speed digital logic utilizing dual edge clock rates up to 400MHz for DMD LVDS signals. The remaining traces are comprised of low speed digital LVTTL signals. Solid planes are required for DMD\_P1P8V and Ground. The target impedance for the PCB is 50  $\Omega$  ±10% with the LVDS traces being 100  $\Omega$  ±10% differential. TI recommends using an 8-layer stack-up as described in  $\frac{1}{8}$  10-1.

#### 10.2 Layout Example



图 10-1. Typical example for matching LVDS signal lengths by serpentine sections

#### 10.2.1 Layers

The layer stack-up and copper weight for each layer is shown in 表 10-1. Small sub-planes are allowed on signal routing layers to connect components to major sub-planes on top/bottom layers if necessary.

表 10-1. Laver Stack-Up

| LAYER<br>NO. | LAYER NAME                    | COPPER WT. (oz.) | COMMENTS                                                     |
|--------------|-------------------------------|------------------|--------------------------------------------------------------|
| 1            | Side A - DMD only             | 1.5              | DMD, escapes, low frequency signals, power sub-planes.       |
| 2            | Ground                        | 1                | Solid ground plane (net GND).                                |
| 3            | Signal                        | 0.5              | 50 $^{\Omega}$ and 100 $^{\Omega}$ differential signals      |
| 4            | Ground                        | 1                | Solid ground plane (net GND)                                 |
| 5            | VDD and VDDI                  | 1                | +1.8-V power plane                                           |
| 6            | Signal                        | 0.5              | 50 $^{\Omega}$ and 100 $^{\Omega}$ differential signals      |
| 7            | Ground                        | 1                | Solid ground plane (net GND).                                |
| 8            | Side B - All other Components | 1.5              | Discrete components, low frequency signals, power sub-planes |

#### 10.2.2 Impedance Requirements

TI recommends that the board has matched impedance of 50  $\,^{\Omega}$  ±10% for all signals. The exceptions are listed in  $\,^{\pm}$  10-2.

表 10-2. Special Impedance Requirements

| SIGNAL TYPE                       | SIGNAL NAME            | IMPEDANCE (Ω)                          |
|-----------------------------------|------------------------|----------------------------------------|
|                                   | DDCP(0:15), DDCN(0:15) | 100 100/ 115                           |
| C channel LVDS differential pairs | DCLKC_P, DCLKC_N       | 100 ±10% differential across each pair |
|                                   | SCTRL_CP, SCTRL_CN     | oue pu                                 |
|                                   | DDDP(0:15), DDDN(0:15) |                                        |
| D channel LVDS differential pairs | DCLKD_P, DCLKD_N       | 100 ±10% differential across each pair |
|                                   | SCTRL_DP, SCTRL_DN     | odon pan                               |

#### 10.2.3 Trace Width, Spacing

Unless otherwise specified, TI recommends that all signals follow the 0.005" /0.005" design rule. Minimum trace clearance from the ground ring around the PWB has a 0.1" minimum. An analysis of impedance and stack-up requirements determine the actual trace widths and clearances.

#### 10.2.3.1 Voltage Signals

表 10-3. Special Trace Widths, Spacing Requirements

| SIGNAL NAME       | MINIMUM TRACE WIDTH TO<br>PINS (MIL) | LAYOUT REQUIREMENT                                                       |  |  |  |  |  |
|-------------------|--------------------------------------|--------------------------------------------------------------------------|--|--|--|--|--|
| GND               | 15                                   | Maximize trace width to connecting pin                                   |  |  |  |  |  |
| 3.3-V Supply Rail | 15                                   | Maximize trace width to connecting pin                                   |  |  |  |  |  |
| VDD, VDDI         | 15                                   | Maximize trace width to connecting pin                                   |  |  |  |  |  |
| MBRST(0,14)       | 15                                   | Use 10 mil etch to connect all signals/voltages from DLPA300 to DLP780NE |  |  |  |  |  |
| VCC2              | 15                                   | Create mini plane from Voltage regulator to DLP780NE                     |  |  |  |  |  |

Product Folder Links: DLP780NE



# 11 Device and Documentation Support

## 11.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### 11.2 Device Support

#### 11.2.1 Device Nomenclature



图 11-1. Part Number Description

#### 11.3 Device Markings

The device marking includes both human-readable information and a 2-dimensional matrix code. The human-readable information is described in [8] 11-2. The 2-dimensional matrix code is an alpha-numeric string that contains the DMD part number, Part 1 and Part 2 of the serial number.

Example:



图 11-2. DMD Marking Locations

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



#### 11.4 Documentation Support

#### 11.4.1 Related Documentation

For related documentation, see the following:

- DLPC4430 DLP Display Controller Data Sheet
- DLPA100 Power and Motor Driver Data Sheet
- DLPA300 DMD Micromirror Driver Data Sheet

#### 11.5 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 11.6 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.7 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

DLP® is a registered trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

# 11.8 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.9 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

www.ti.com 1-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| DLP780NEA0FYU    | ACTIVE | CPGA         | FYU                | 350  | 21             | RoHS & Green | NI-AU                         | N / A for Pkg Type | 0 to 70      |                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.









# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司