







**TPSM33615, TPSM33625** ZHCSR90B - DECEMBER 2022 - REVISED MARCH 2023

TPSM336x5 采用 HotRod™ QFN 封装的 3V 至 36V 输入、1V 至 15V 输出、1.5A 和 2.5A 同步降压转换器电源模块

# 1 特性

TEXAS

• 功能安全型

INSTRUMENTS

- 有助于进行功能安全系统设计的文档
- 多功能同步降压直流/直流模块:
  - 集成 MOSFET、电感器、CBOOT 电容器和控制 器
  - 宽输入电压范围: 3V 至 36V
  - 高达 40 V 的输入瞬态保护
  - 结温范围为 40°C 至 +125°C
  - 4.5mm × 3.5mm × 2mm 超模压塑料封装
  - 使用 RT 引脚可在 200kHz 至 2.2MHz 范围内调 节频率
- 在整个负载范围内具有超高效率:
  - 在 12V V<sub>IN</sub>、
  - 5V V<sub>OUT</sub>、1MHz、I<sub>OUT</sub> = 2.5A 时效率高于 88% - 在 V<sub>IN</sub> = 24V、
  - Vour = 5V、1MHz、lour = 2.5A 时效率高于 87%
  - 在 V<sub>IN</sub> = 13.5V 时待机 I<sub>Q</sub> 低至 1.5µA
- 针对超低 EMI 要求进行了优化:
  - 双随机展频 DRSS
  - Flip-Chip On Lead (FCOL) 封装
  - 电感器和启动电容器集成
  - 符合 CISPR 11 B 类要求
- 输出电压和电流选项:
  - 可调输出电压范围为 1V 至 15V
- 使用 TPSM336x5 并借助 WEBENCH<sup>®</sup> Power Designer 创建定制设计方案
- 适用于可扩展电源:
  - 与以下器件引脚兼容:
    - TPSM365R6 (65V, 600mA)

# 2 应用

- 工厂自动化
- 测试和测量
- 电网基础设施



# 3 说明

TPSM336x5 是一款 1.5A 或 2.5A、36V 输入同步直 流/直流降压电源模块,它在紧凑且易于使用的 3.5mm × 4.5mm × 2mm、11 引脚 QFN 封装中整合了 Flip-Chip On Lead (FCOL) 封装、功率 MOSFET、集成电 感器和启动电容器。小型 HotRod<sup>™</sup> QFN 封装技术可 提高热性能,确保可在高环境温度下工作。此外,与展 频功能配合使用,该器件可提供出色的 EMI 性能。器 件可通过反馈分压器配置为 1V 至 15V 输出并运行。

TPSM336x5 旨在满足常开型工业应用的低待机功耗要 求。自动模式可在轻负载运行时进行频率折返,在输入 电压 (V<sub>IN</sub>) 为 13.5V 时实现 1.5µA 的空载电流消耗和高 轻负载效率。PWM 和 PFM 模式之间的无缝转换以及 低 MOSFET 导通电阻可确保在整个负载范围内提供出 色的效率。

TPSM336x5 采用具有内部补偿的峰值电流模式架构, 用于维持稳定运行和超小的输入电容。DRSS 用于减 少输入 EMI 滤波器的外部元件。RT 引脚类型可用于在 200kHz 至 2.2MHz 范围内同步或设置频率,以避开噪 声敏感频带。

器件信息

| 器件型号      | 封装 <sup>(1)</sup> | 封装尺寸(标称值)         |
|-----------|-------------------|-------------------|
| TPSM33625 | RDN ( QFN-FCMOD , | 3.50mm × 4.50mm   |
| TPSM33615 | 11)               | 0.000000 4.000000 |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。





# **Table of Contents**

| 0 中田                                 | . 1 |
|--------------------------------------|-----|
| 2 应用                                 |     |
| 3 说明                                 | . 1 |
| 4 Revision History                   |     |
| 5 Device Comparison Table            | 3   |
| 6 Pin Configuration and Functions    |     |
| 7 Specifications                     |     |
| 7.1 Absolute Maximum Ratings         |     |
| 7.2 ESD Ratings                      |     |
| 7.3 Recommended Operating Conditions |     |
| 7.4 Thermal Information              |     |
| 7.5 Electrical Characteristics       |     |
| 7.6 System Characteristics           | . 9 |
| 7.7 Typical Characteristics          | 10  |
| 8 Detailed Description               | 11  |
| 8.1 Overview                         |     |
| 8.2 Functional Block Diagram         |     |
| 8.3 Feature Description              | .13 |

| 8.4 Device Functional Modes             |    |
|-----------------------------------------|----|
| 9 Application and Implementation        |    |
| 9.1 Application Information             |    |
| 9.2 Typical Application                 |    |
| 9.3 Best Design Practices               |    |
| 9.4 Power Supply Recommendations        |    |
| 9.5 Layout                              |    |
| 10 Device and Documentation Support     |    |
| 10.1 Device Support                     | 41 |
| 10.2 Documentation Support              |    |
| 10.3 接收文档更新通知                           | 41 |
| 10.4 支持资源                               | 41 |
| 10.5 Trademarks                         | 42 |
| 10.6 静电放电警告                             |    |
| 10.7 术语表                                |    |
| 11 Mechanical, Packaging, and Orderable |    |
| Information                             |    |
|                                         |    |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision A (January 2023) to Revision B (March 2023)    | Page |
|----------------------------------------------------------------------|------|
| • 向文档添加了 TPSM33615                                                   | 1    |
| Removed TLVM23625 from the orderable part numbers                    | 3    |
| Added new orderable part numbers                                     |      |
| Changes from Revision * (December 2022) to Revision A (January 2023) | Page |
| Added TLVM23625 to the orderable part numbers                        | 3    |



# **5 Device Comparison Table**

| DEVICE    | ORDERABLE PART<br>NUMBER <sup>(1)</sup> | F <sub>SW</sub>                | OUTPUT<br>VOLTAGE           | OUTPUT<br>CURRENT | EXTERNAL SYNC<br>(MODE<br>Configuraiton) | SPREAD SPECTRUM |
|-----------|-----------------------------------------|--------------------------------|-----------------------------|-------------------|------------------------------------------|-----------------|
| TPSM33625 | TPSM33625RDNR                           | Adjustable<br>with RT resistor | Adjustable<br>(1 V to 15 V) | 2.5 A             | No<br>(Default PFM<br>at light load)     | Yes             |
| TPSM33625 | TPSM33625FRDNR                          | Fixed<br>1 MHz                 | Adjustable<br>(1 V to 15 V) | 2.5 A             | Yes<br>(PFM/PWM<br>Selectable)           | Yes             |
| TPSM33615 | TPSM33615RDNR                           | Adjustable<br>with RT resistor | Adjustable<br>(1 V to 15 V) | 1.5 A             | No<br>(Default PFM<br>at light load)     | Yes             |
| TPSM33615 | TPSM33615FRDNR                          | Fixed<br>1 MHz                 | Adjustable<br>(1 V to 15 V) | 1.5 A             | Yes<br>(PFM/PWM<br>Selectable)           | Yes             |



# **6** Pin Configuration and Functions



- A. Pin 11 factory-set for fixed switching frequency MODE/SYNC variants only.
- B. See *Device Comparison Table* for more details. Pin 11 trimmed and factory-set for externally adjustable switching frequency RT variants only.

# 图 6-1. RDN Package, 11-Pin QFN-FCMOD, Top View (All Variants)

#### 表 6-1. Pin Functions

|      | PIN   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|-------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.  | NAME  | 10  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1    | PGOOD | A   | Power-good monitor. Open-drain output that asserts low if the feedback voltage is not within the specified window thresholds. A 10-k $\Omega$ to 100-k $\Omega$ pullup resistor is required to a suitable pullup voltage. If not used, this pin can be left open or connected to GND.<br>High = power OK, Low = power bad. PGOOD pin goes low when EN = Low.                                                                                                                            |
| 2    | EN    | A   | Precision enable input pin. High = ON, Low = OFF. Can be connected to VIN. Precision enable allows the pin to be used as an adjustable UVLO. Can be connected directly to VIN. The module can be turned off by using an open-drain or collector device to connect this pin to GND. An external voltage divider can be placed between this pin, GND, and VIN to create an external UVLO. <i>Do not float this pin</i> .                                                                  |
| 3    | VIN   | Ρ   | Input supply voltage. Connect the input supply to these pins. Connect a high-quality bypass capacitor or capacitors directly to this pin and GND in close proximity to the module. Refer to $\ddagger$ 9.5.2 for input capacitor placement example.                                                                                                                                                                                                                                     |
| 4    | VOUT  | Р   | Output voltage. The pin is connected to the internal output inductor. Connect the pin to the output load and connect external output capacitors between the pin and GND.                                                                                                                                                                                                                                                                                                                |
| 5, 6 | SW    | Р   | Power module switch node. Do not place any external component on this pin or connect to any signal. The amount of copper placed on these pins must be kept to a minimum to prevent issues with noise and EMI.                                                                                                                                                                                                                                                                           |
| 7    | BOOT  | Р   | Bootstrap pin for internal high-side driver circuitry. A 100-nF bootstrap capacitor is internally connected from this pin to SW within the module to provide the bootstrap voltage.                                                                                                                                                                                                                                                                                                     |
| 8    | VCC   | Р   | Internal LDO output. Used as supply to internal control circuits. Do not connect to external loads. Can be used as logic supply for power-good flag. Connect a high-quality 1-µF capacitor from this pin to GND.                                                                                                                                                                                                                                                                        |
| 9    | FB    | A   | Feedback input. For the adjustable output, connect the mid-point of the feedback resistor divider to this pin. Connect the upper resistor ( $R_{FBT}$ ) of the feedback divider to VOUT at the desired point of regulation. Connect the lower resistor ( $R_{FBB}$ ) of the feedback divider to GND. When connecting with feedback resistor divider, keep this FB trace short and as small as possible to avoid noise coupling. See $\ddagger$ 9.5.2 for a feedback resistor placement. |
| 10   | GND   | G   | Power ground terminal. Connect to system ground. Connect to C <sub>IN</sub> with short, wide traces.                                                                                                                                                                                                                                                                                                                                                                                    |
| 11   | RT    | А   | When the part is configured as the RT pin variant, the switching frequency in the part can be adjusted from 200 kHz to 2.2 MHz based on the resistor value connected between RT and GND.                                                                                                                                                                                                                                                                                                |
|      |       |     | A = Analog, P = Power, G = Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

Limits apply over  $T_J = -40^{\circ}$ C to 125°C (unless otherwise noted). ((1))

|                  |                            | MIN   | MAX | UNIT |
|------------------|----------------------------|-------|-----|------|
|                  | VIN to GND                 | - 0.3 | 40  | V    |
|                  | CBOOT to SW                | - 0.3 | 5.5 | V    |
| Input voltago    | RT to GND                  | - 0.3 | 5.5 | V    |
| Input voltage    | EN to GND                  | - 0.3 | 40  | V    |
|                  | FB to GND                  | - 0.3 | 16  | V    |
|                  | PG to GND                  | 0     | 20  | V    |
|                  | VCC to GND                 | - 0.3 | 5.5 | V    |
| Output voltage   | SW to GND <sup>((3))</sup> | - 0.3 | 40  | V    |
|                  | VOUT to GND                | - 0.3 | 16  | V    |
| Input current    | PG                         | -     | 10  | mA   |
| TJ               | Junction temperature       | - 40  | 125 | °C   |
| T <sub>A</sub>   | Ambient temperature        | - 40  | 105 | °C   |
| T <sub>stg</sub> | Storage temperature        | - 55  | 150 | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) A voltage of 2 V below PGND and 2 V above VIN can appear on this pin for  $\leq$  200 ns with a duty cycle of  $\leq$  0.01%.

# 7.2 ESD Ratings

|                    |                        |                                                                             | VALUE | UNIT |
|--------------------|------------------------|-----------------------------------------------------------------------------|-------|------|
| V                  |                        | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>((1))</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | Lieurostatic discharge | Charged-device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 <sup>((2))</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

Limits apply over  $T_J = -40^{\circ}C$  to  $125^{\circ}C$  (unless otherwise noted).

|                |                                          | MIN  | NOM MAX | UNIT |
|----------------|------------------------------------------|------|---------|------|
| Input voltage  | VIN (Input voltage range after start-up) | 3    | 36      | V    |
| Output voltage | Output Adjustment Range <sup>((1))</sup> | 1    | 15      | V    |
| Output current | IOUT <sup>((2))</sup>                    | 0    | 2.5     | А    |
| Output current | IOUT <sup>((2))</sup>                    | 0    | 1.5     | А    |
| Frequency      | F <sub>SW</sub> set by SYNC              | 200  | 2500    | kHz  |
| Frequency      | F <sub>SW</sub> set by RT                | 200  | 2200    | kHz  |
| TJ             | Operating junction temperature           | - 40 | 125     | °C   |
| T <sub>A</sub> | Operating ambient temperature            | - 40 | 105     | °C   |

(1) Under no conditions should the output voltage be allowed to fall below zero volts.

(2) Maximum continuous DC current may be derated when operating with high switching frequency or high ambient temperature. Refer to the *Typical Characteristics* section for details.

# 7.4 Thermal Information

|                        |                                                       | TPSM33625 / TPSM33615 |      |
|------------------------|-------------------------------------------------------|-----------------------|------|
|                        | THERMAL METRIC ((1))                                  | RDN                   | UNIT |
|                        |                                                       | 11 Pins               |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance (TPSM33625EVM) | 22                    | °C/W |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance (JESD 51-7)    | 54.1                  | °C/W |
| R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance             | 52.1                  | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance                  | 16.6                  | °C/W |
| Ψ <sub>JT</sub>        | Junction-to-top characterization parameter            | 8.1                   | °C/W |
| Ψ <sub>JB</sub>        | Junction-to-board characterization parameter          | 16.3                  | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. The value of  $R_{\Theta JA}$  given in this table is only valid for comparison with other packages and can not be used for design purposes. This value was calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board. It does not represent the performance obtained in an actual application.



# 7.5 Electrical Characteristics

Limits apply over  $T_J = -40^{\circ}$ C to 125°C,  $V_{IN} = 24$  V,  $V_{OUT} = 3.3$  V,  $F_{SW} = 1000$  kHz (unless otherwise noted). Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only.

|                      | PARAMETER                                                          | TEST CONDITIONS                                                                                              | MIN   | TYP   | MAX   | UNIT |
|----------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| SUPPLY VO            | LTAGE                                                              |                                                                                                              |       |       |       |      |
|                      |                                                                    | Before Start-up                                                                                              | 3.2   | 3.35  | 3.5   | V    |
| V <sub>IN</sub>      | Input voltage rising threshold                                     | Once Operating                                                                                               | 2.45  | 2.7   | 3     | V    |
| I <sub>Q_VIN</sub>   | Input operating quiescent current (non-switching)                  | T <sub>A</sub> = 25°C, V <sub>EN</sub> = 3.3 V, V <sub>FB</sub> = 1.5 V                                      |       | 1.2   |       | μA   |
| I <sub>SDN_VIN</sub> | VIN shutdown quiescent current                                     | V <sub>EN</sub> = 0 V, T <sub>A</sub> = 25°C                                                                 |       | 0.3   |       | μA   |
| ENABLE               |                                                                    |                                                                                                              |       |       | I     |      |
| V <sub>EN_RISE</sub> | EN voltage rising threshold                                        |                                                                                                              | 1.16  | 1.23  | 1.3   | V    |
| V <sub>EN_HYS</sub>  | EN voltage hysteresis                                              |                                                                                                              | 0.275 | 0.353 | 0.404 | V    |
| V <sub>EN_WAKE</sub> | EN wake-up threshold                                               |                                                                                                              | 0.5   | 0.7   | 1     | V    |
| I <sub>LKG-EN</sub>  | Enable pin input leakage current                                   | V <sub>EN</sub> = V <sub>IN</sub> = 24 V                                                                     |       | 10    |       | nA   |
| INTERNAL L           | DO VCC                                                             |                                                                                                              |       |       | I     |      |
| V <sub>CC</sub>      | Internal LDO VCC output voltage                                    | V <sub>FB</sub> = 0 V, I <sub>VCC</sub> = 1 mA                                                               | 3.1   | 3.3   | 3.5   | V    |
| FEEDBACK             |                                                                    |                                                                                                              |       |       | I     |      |
| V <sub>FB</sub>      | Feedback voltage                                                   | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A                                                                |       | 1.0   |       | V    |
| V <sub>FB_ACC</sub>  | Feedback voltage accuracy                                          | Over the V <sub>IN</sub> range, V <sub>OUT</sub> = 1 V, I <sub>OUT</sub> = 0<br>A, F <sub>SW</sub> = 200 kHz | - 1   |       | +1    | %    |
| I <sub>FB</sub>      | Input current into FB pin                                          | Adjustable configuration, $V_{FB}$ = 1.0 V                                                                   |       | 10    |       | nA   |
| CURRENT              |                                                                    |                                                                                                              |       |       |       |      |
| I <sub>L_HS</sub>    | High-side switch current limit (TPSM33625)                         | Duty cycle approaches 0%                                                                                     | 4.2   | 4.9   | 5.5   | А    |
| I <sub>L_LS</sub>    | Low-side switch current limit (TPSM33625)                          |                                                                                                              | 2.38  | 2.9   | 3.42  | А    |
| I <sub>L_NEG</sub>   | Negative current limit (TPSM33625)                                 |                                                                                                              |       | - 2   |       | А    |
| IPEAKMIN             | Minimum peak current limit (TPSM33625)                             | Auto mode                                                                                                    |       | 0.6   |       | А    |
| I <sub>L_HS</sub>    | High-side switch current limit (TPSM33615)                         | Duty cycle approaches 0%                                                                                     | 2.58  | 3     | 3.42  | А    |
| I <sub>L_LS</sub>    | Low-side switch current limit (TPSM33615)                          |                                                                                                              | 1.44  | 1.75  | 2.06  | А    |
| I <sub>L_NEG</sub>   | Negative current limit (TPSM33615)                                 |                                                                                                              |       | - 2   |       | А    |
|                      | Minimum peak current limit (TPSM33615)                             | Auto mode                                                                                                    |       | 0.4   |       | А    |
| I <sub>ZC</sub>      | Zero-cross current limit                                           | Auto mode                                                                                                    |       | 80    |       | mA   |
| V <sub>HICCUP</sub>  | Ratio of FB voltage to in-regulation FB voltage to<br>enter hiccup | Not during soft start                                                                                        |       | 40    |       | %    |
| t <sub>W</sub>       | Short circuit wait time ("hiccup" time before soft start) ((1))    |                                                                                                              | 30    | 50    | 75    | ms   |
| SOFT-STAR            | T                                                                  |                                                                                                              |       |       |       |      |
| t <sub>ss</sub>      | Time from first SW pulse to V <sub>REF</sub> at 90%                | $V_{IN} \ge 4.2 V$                                                                                           | 2     | 3.5   | 4.6   | ms   |



# 7.5 Electrical Characteristics (continued)

Limits apply over  $T_J = -40^{\circ}$ C to 125°C,  $V_{IN} = 24$  V,  $V_{OUT} = 3.3$  V,  $F_{SW} = 1000$  kHz (unless otherwise noted). Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only.

|                           | PARAMETER                                                                      | TEST CONDITIONS                                           | MIN  | TYP  | MAX  | UNIT |
|---------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------|------|------|------|------|
| POWER GOO                 | D                                                                              |                                                           |      |      |      |      |
| PG <sub>OV</sub>          | PG upper threshold - rising                                                    | % of V <sub>OUT</sub> setting (adjustable output)         | 104  | 108  | 111  | %    |
| PG <sub>UV</sub>          | PG lower threshold - falling                                                   | % of VOUT setting (adjustable output)                     | 89   | 91   | 94.2 | %    |
|                           | PG upper threshold hysteresis for OV                                           | % of VOUT setting                                         | 2    | 2.4  | 2.8  | %    |
| PG <sub>HYS</sub>         | PG upper threshold hysteresis for UV                                           | % of VOUT setting                                         | 2    | 3.3  | 4.6  | %    |
| V <sub>IN_PG_VALID</sub>  | Input voltage for valid PG output                                              | R <sub>PGD_PU</sub> = 10 k Ω , V <sub>EN</sub> = 0 V      |      |      | 1.5  | V    |
| V <sub>PG_LOW</sub>       | Low level PG function output voltage                                           | 2 mA pullup to PG pin, V <sub>EN</sub> = 3.3 V            |      |      | 0.4  | V    |
| t <sub>PG_FLT_RISE</sub>  | Delay time to PG high signal                                                   |                                                           | 1.35 | 2.5  | 4    | ms   |
| t <sub>RESET_FILTER</sub> | PGOOD deglitch delay at falling edge                                           |                                                           | 25   | 40   | 75   | μs   |
| R <sub>PGD</sub>          | PGOOD ON resistance                                                            | V <sub>EN</sub> = 3.3 V, 200 uA pullup current            |      |      | 100  | Ω    |
| R <sub>PGD</sub>          | PGOOD ON resistance                                                            | V <sub>EN</sub> = 0 V, 200 uA pullup current              |      |      | 100  | Ω    |
| SWITCHING F               | REQUENCY                                                                       |                                                           |      |      |      |      |
| f <sub>SYNC_RANGE</sub>   | Switching frequency range by SYNC(Mode/Sync variant)                           |                                                           | 200  |      | 2500 | kHz  |
| f <sub>ADJ_RANGE</sub>    | Switching frequency range by $R_T$ ( $R_T$ variant)                            |                                                           | 200  |      | 2200 | kHz  |
| f <sub>SW_RT1</sub>       | 2.2 MHZ switching frequency programmed by $R_T$                                | $R_{RT}$ = 0 k $\Omega$ (RT pin tied to GND)              | 2000 | 2200 | 2300 | kHz  |
| DeltaFc                   | Frequency increase/decrease from spread spectrum of internal oscillator        | DRSS                                                      |      | ±4%  |      |      |
| SYNCHRONIZ                | LATION                                                                         |                                                           |      |      |      |      |
| V <sub>MODE_L</sub>       | SYNC/MODE input voltage low level threshold                                    |                                                           |      |      | 1    | V    |
| V <sub>MODE_H</sub>       | SYNC/MODE input voltage high level threshold                                   |                                                           | 1.6  |      |      | V    |
| t <sub>PULSE_H</sub>      | High Duration needed to be recognized as a pulse                               |                                                           | 100  |      |      | ns   |
| t <sub>PULSE_L</sub>      | Low Duration needed to be recognized as a pulse                                |                                                           | 100  |      |      | ns   |
| t <sub>B</sub>            | Blanking of EN after rising or falling edges <sup>(1)</sup>                    |                                                           | 4    |      | 28   | μs   |
| t <sub>SYNC</sub>         | High/low level pulse maximum duration to be recognized as a valid clock signal |                                                           |      |      | 6    | μs   |
| POWER STAG                | ĴE                                                                             | ·                                                         | •    |      |      |      |
| V <sub>BOOT_UVLO</sub>    | Voltage on CBOOT pin compared to SW which will turn off high-side switch       |                                                           |      | 2.1  |      | V    |
| t <sub>ON_MIN</sub>       | Minimum ON pulse width <sup>((1))</sup>                                        | FPWM mode, V <sub>OUT</sub> = 1 V, I <sub>OUT</sub> = 1 A |      | 65   | 75   | ns   |
| t <sub>ON_MAX</sub>       | Maximum ON pulse width <sup>((1))</sup>                                        | HS timeout in dropout                                     | 6    | 9    | 13   | μs   |
| t <sub>OFF_MIN</sub>      | Minimum OFF pulse width                                                        | V <sub>IN</sub> = 4 V, I <sub>OUT</sub> = 1 A             |      | 60   | 85   | ns   |

(1) Parameter specified by design, statistical analysis and production testing of correlated parameters. Not production tested.



# 7.6 System Characteristics

The following specifications apply only to the typical applications circuit, with nominal component values. Specifications in the typical (TYP) column apply to  $T_J = 25^{\circ}$ C only. These specifications are not ensured by production testing.

| PARAMETER         |                                         | TEST CONDITIONS                                                                                                                                                              | MIN         | TYP | MAX | UNIT |
|-------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|-----|------|
| SUPPLY            | ,                                       | · · · ·                                                                                                                                                                      |             |     |     |      |
| I <sub>IN</sub>   | Input supply current when in regulation | $ \begin{array}{ c c c c c } V_{IN} = 24 \ V, \ V_{OUT} = 3.3 \ V(R_{FBT} = 23.2 \ k\Omega), \ V_{EN} = V_{IN}, \ F_{SW} = 1000 \ kHz, \\ I_{OUT} = 0 \ A, PFM \end{array} $ | 00 kHz, 6.9 |     |     | μA   |
| I <sub>IN</sub>   | Input supply current when in regulation |                                                                                                                                                                              | 7           |     |     | μA   |
| OUTPUT            | VOLTAGE                                 |                                                                                                                                                                              |             |     |     |      |
| V <sub>FB</sub>   | Load regulation                         | $V_{OUT}$ = 3.3 V, $V_{\text{IN}}$ = 24 V, $I_{OUT}$ = 0.4 A to full load(FPWM)                                                                                              |             | 3   |     | mV   |
| V <sub>FB</sub>   | Line regulation                         | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 4 V to 36 V, I <sub>OUT</sub> = 2.5 A                                                                                            | 10          |     |     | mV   |
| V <sub>OUT</sub>  | Load transient                          | $V_{OUT}$ = 3.3 V, $V_{IN}$ = 24 V, $I_{OUT}$ = 1 A to 2.5 A @ 2 A/ $\mu$ s, $C_{OUT(derated)}$ = 32 uF                                                                      | 100         |     |     | mV   |
| EFFICIE           | NCY                                     |                                                                                                                                                                              |             |     |     |      |
|                   |                                         | $V_{OUT} = 3.3 \text{ V}, V_{\text{IN}} = 12 \text{ V}, I_{OUT} = 2.5 \text{ A}, V_{\text{LDOIN}} = V_{OUT}, F_{\text{SW}} = 1 \text{ MHz}$                                  |             | 86  |     | %    |
|                   | η Efficiency                            | V <sub>OUT</sub> = 3.3 V, V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 2.5 A, V <sub>LDOIN</sub> = V <sub>OUT</sub> , F <sub>SW</sub> = 1 MHz                                  |             |     |     |      |
| η                 |                                         | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 24 V, I <sub>OUT</sub> = 2.5 A, V <sub>LDOIN</sub> = V <sub>OUT</sub> , F <sub>SW</sub> = 1 MHz                                    |             |     |     | %    |
|                   |                                         | V <sub>OUT</sub> = 5 V, V <sub>IN</sub> = 36 V, I <sub>OUT</sub> = 2.5 A, V <sub>LDOIN</sub> = V <sub>OUT</sub> , F <sub>SW</sub> = 1 MHz                                    |             | 86  |     | %    |
| η                 | Efficiency                              | $V_{OUT}$ = 12 V, $V_{IN}$ = 24 V, $I_{OUT}$ = 1.5 A, $V_{LDOIN}$ = $V_{OUT}$ , $F_{SW}$ = 2 MHz                                                                             | 95          |     |     | %    |
| Thermal           | Shutdown                                | 1                                                                                                                                                                            |             |     |     |      |
| T <sub>SDN</sub>  | Thermal shutdown threshold              | Temperature rising 158 168 18                                                                                                                                                |             |     |     | °C   |
| T <sub>HYST</sub> | Thermal shutdown hysteresis             |                                                                                                                                                                              |             | 15  | 20  | °C   |



# 7.7 Typical Characteristics

0.7 1 VIN = 13.5V VIN = 24V Voltage Reference Voltage (V) 0.9995 0.9985 0.9985 0.9988 0.9988 0.6 Shutdown Current (µA) 0.5 0.4 0.3 0.9975 0.2 -40 -10 20 50 80 105 -10 20 50 80 105 -40 Temperature (°C) Temperature (°C) 图 7-2. Feedback Voltage (V<sub>FB</sub>) Accuracy Versus Temperature 图 7-1. Shutdown Supply Current (I<sub>SDN\_VIN</sub>) Versus Temperature

Unless otherwise specified, the following conditions apply:  $T_A = 25^{\circ}C$ ,  $V_{IN} = 13.5 V$ .



# 8 Detailed Description

# 8.1 Overview

The TPSM336x5 is an easy-to-use, synchronous buck, DC-DC power module that operates from a 3-V to 36-V supply voltage. The device is intended for step-down conversions from 5-V, 12-V, 24-V, and 36-V supply rails, as example. With an integrated buck controller, inductor, boot capacitor, and MOSFETs, the TPSM336x5 delivers up to 2.5-A DC load current with high efficiency and ultra-low input quiescent current in a very small solution size. Although designed for simple implementation, this device offers flexibility to optimize its usage according to the target application. Control-loop compensation is not required, reducing design time and external component count.

The TPSM336x5 can operate over a wide range of switching frequencies and duty ratios. If the minimum ONtime or OFF-time cannot support the desired duty ratio, the switching frequency gets reduced automatically, maintaining the output voltage regulation. In addition, the PGOOD output feature with built-in delayed release allows the elimination of the reset supervisor in many applications.

With a programmable switching frequency from 200 kHz to 2.2 MHz using its RT pin or an external clock signal, the TPSM336x5 incorporates specific features to improve EMI performance in noise-sensitive applications:

- An optimized package that incorporates flip chip on lead (FCOL) technology and pinout design enables a shielded switch-node layout that mitigates radiated EMI.
- Dual-Random Spread Spectrum (DRSS) modulation reduces peak emissions.
- Clock synchronization and FPWM mode enable constant switching frequency across the load current range.
- Inductor and boot capacitor integration

Together, these features can eliminate the need for any common-mode choke, shielding, and input filter inductor, greatly reducing the complexities and cost of the EMI/EMC mitigation measures.

The TPSM336x5 module also includes inherent protection features for robust system requirements:

- An open-drain PGOOD indicator for power-rail sequencing and fault reporting
- · Precision enable input with hysteresis, providing:
  - Programmable line undervoltage lockout (UVLO)
  - Remote ON and OFF capability
- Internally fixed output-voltage soft start with monotonic start-up into prebiased loads
- · Hiccup-mode overcurrent protection with cycle-by-cycle peak and valley current limits
- Thermal shutdown with automatic recovery

These features enable a flexible and easy-to-use platform for a wide range of applications. The pin arrangement is designed for a simple layout, requiring few external components. See *Layout* for a layout example.



# 8.2 Functional Block Diagram





# 8.3 Feature Description

# 8.3.1 Input Voltage Range

With a steady-state input voltage range from 3 V to 36 V, the TPSM336x5 module is intended for step-down conversions from typical 12-V to 36-V input supply rails, as example. The schematic circuit in 8-1 shows all the necessary components to implement a TPSM336x5-based buck regulator using a single input supply.



# 图 8-1. TPSM336x5 Schematic Diagram with Input Voltage Operating Range of 3 V to 36 V

Take extra care to ensure that the voltage at the VIN pin does not exceed the absolute maximum voltage rating of 40 V during line or load transient events. Voltage ringing at the VIN pins that exceeds the absolute maximum ratings can damage the IC.

#### 8.3.2 Output Voltage Selection

## Adjustable Output Voltage Variants

The TPSM336x5 output voltage can be set by two external resistors,  $R_{FBT}$  and  $R_{FBB}$ . Connect  $R_{FBT}$  between VOUT at the regulation point and the FB pin. Connect  $R_{FBB}$  between the FB pin and AGND.

The TPSM336x5 has an adjustable output voltage range from 1.0 V to 15 V. To ensure that the power module regulates to the desired output voltage, the typical minimum value for the parallel combination of R<sub>FBT</sub> and R<sub>FBB</sub> is 5 k  $\Omega$  while the typical maximum value is 10 k  $\Omega$  as shown in  $\overline{5}$  Ref 2 and  $\overline{5}$  Ref 3 can be used as a starting point to determine the value of R<sub>FBT</sub>. Reference  $\overline{8}$  8-1 for a list of acceptable resistor values for various output voltages.

$$5 k\Omega < R_{FBT} | | R_{FBB} \le 10 k\Omega \tag{1}$$

 $R_{FBT}[k\Omega] = R_{FBB}[k\Omega] \times \left(\frac{V_{OUT}[V]}{1V} - 1\right)$ (2)

$$R_{FBT} \le 10 \,k\Omega \times \frac{V_{OUT}}{1 \,V} \tag{3}$$

For adjustable output options, an addition feedforward capacitor,  $C_{FF}$ , in parallel with the  $R_{FBT}$  can be needed to optimize the transient response. See  $C_{FF}$  Selection for additional information.





# 图 8-2. Setting Output Voltage for Adjustable Output Variant

| V <sub>OUT</sub> (V) | R <sub>FBT</sub> (k Ω ) <sup>(1)</sup> | RECOMMENED<br>F <sub>SW</sub> (kHz) | C <sub>OUT(MIN)</sub> (µF)<br>(EFFECTIVE) | V <sub>OUT</sub> (V) | R <sub>FBT</sub> (k Ω ) <sup>(1)</sup> | RECOMMENED<br>F <sub>SW</sub> (kHz) | C <sub>OUT(MIN)</sub> (µF)<br>(EFFECTIVE) |  |
|----------------------|----------------------------------------|-------------------------------------|-------------------------------------------|----------------------|----------------------------------------|-------------------------------------|-------------------------------------------|--|
| 1.0                  | Short                                  | 400                                 | 300                                       | 3.3                  | 23.2                                   | 800                                 | 40                                        |  |
| 1.2                  | 2                                      | 500                                 | 200                                       | 5.0                  | 40.2                                   | 1000                                | 25                                        |  |
| 1.5                  | 4.99                                   | 500                                 | 160                                       | 7.5                  | 64.9                                   | 1300                                | 20                                        |  |
| 1.8                  | 8.06                                   | 600                                 | 120                                       | 10                   | 90.9                                   | 1500                                | 15                                        |  |
| 2.0                  | 10                                     | 600                                 | 100                                       | 12                   | 110                                    | 2000                                | 5                                         |  |
| 2.5                  | 15                                     | 750                                 | 65                                        | 13                   | 120                                    | 2200                                | 5                                         |  |
| 3.0                  | 20                                     | 750                                 | 50                                        | 15                   | 140                                    | 2200                                | 4                                         |  |

| 表 8-1. | Standard R <sub>FB1</sub> | Values, | Recommended | F <sub>SW</sub> and | Minimum C <sub>OUT</sub> |
|--------|---------------------------|---------|-------------|---------------------|--------------------------|
|        |                           |         |             | · 3// ~             |                          |

(1) R<sub>FBB</sub> = 10 k Ω

#### 8.3.3 Input Capacitors

$$I_{\text{CIN, rms}} = \sqrt{D \times \left(I_{\text{OUT}}^2 \times (1 - D) + \frac{\Delta I_L^2}{12}\right)}$$
(4)

where

•  $D = V_{OUT} / V_{IN}$  is the module duty cycle.

Ideally, the DC and AC components of the input current to the buck stage are provided by the input voltage source and the input capacitors, respectively. Neglecting inductor ripple current, the input capacitors source current of amplitude ( $I_{OUT} - I_{IN}$ ) during the D interval and sink  $I_{IN}$  during the 1 - D interval. Thus, the input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. The resulting capacitive component of the AC ripple voltage is a triangular waveform. Together with the ESR-related ripple component, 方程式 5 gives the peak-to-peak ripple voltage amplitude.

$$\Delta V_{IN} = \frac{I_{OUT} \times D \times (1 - D)}{F_{SW} \times C_{IN}} + I_{OUT} \times R_{ESR}$$

(5)



方程式 6 gives the input capacitance required for a particular load current.

$$C_{IN} \ge \frac{D \times (1 - D) \times I_{OUT}}{F_{SW} \times (\Delta V_{IN} - R_{ESR} \times I_{OUT})}$$
(6)

where

•  $\Delta V_{IN}$  is the input voltage ripple specification.

The TPSM336x5 requires a minimum of a 4.7- $\mu$ F ceramic type input capacitance. Only use high-quality ceramic type capacitors with sufficient voltage and temperature rating. The ceramic input capacitors provide a low impedance source to the power module in addition to supplying the ripple current and isolating switching noise from other circuits. Additional capacitance can be required for applications with transient load requirements. The voltage rating of the input capacitors must be greater than the maximum input voltage. To compensate for the derating of ceramic capacitors, TI recommends a voltage rating of twice the maximum input voltage or placing multiple capacitors in parallel.  $\frac{1}{2}$  8-2 includes a preferred list of capacitors by vendor.

| VENDOR (1) | DIELECTRIC   | PART NUMBER          | CASE SIZE | CAPACITOR CH       | ARACTERISTICS                   |
|------------|--------------|----------------------|-----------|--------------------|---------------------------------|
| VENDOR     |              |                      | CASE SIZE | VOLTAGE RATING (V) | CAPACITANCE (µF) <sup>(2)</sup> |
| TDK        | X7R          | C3225X7R1H475K2 50AB | 1210      | 50                 | 4.7                             |
| Wurth      | X7R          | 885012209048         | 1210      | 50                 | 4.7                             |
| Murata     | X5R          | GRM155R61H104M E14D  | 0402      | 50                 | 0.1                             |
| Chemi-Con  | Electrolytic | EMVY500ADA101M HA0G  | HA0       | 50                 | 100                             |

#### 表 8-2. Recommended Input Capacitors

(1) Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. See the *Third-Party Products Disclaimer*.

(2) Nameplate capacitance values (the effective values are lower based on the applied DC voltage and temperature).

#### 8.3.4 Output Capacitors

表 8-1 lists the TPSM336x5 minimum amount of required output capacitance. The effects of DC bias and temperature variation must be considered when using ceramic capacitance. For ceramic capacitors, the package size, voltage rating, and dielectric material contribute to differences between the standard rated value and the actual effective value of the capacitance.

When adding additional capacitance above  $C_{OUT(MIN)}$ , the capacitance can be ceramic type, low-ESR polymer type, or a combination of the two. See  $\frac{1}{2}$  8-3 for a preferred list of output capacitors by vendor.

| ** · · · · · · · · · · · · · · · · · · |             |                       |           |             |                                 |  |  |  |
|----------------------------------------|-------------|-----------------------|-----------|-------------|---------------------------------|--|--|--|
| VENDOR <sup>(1)</sup>                  | TEMPERATURE | PART NUMBER           | CASE SIZE | CAPACITOR C | HARACTERISTICS                  |  |  |  |
| VENDOR                                 | COEFFICIENT | PART NOMBER           | CASE SIZE | VOLTAGE (V) | CAPACITANCE (µF) <sup>(2)</sup> |  |  |  |
| TDK                                    | X7R         | CNA6P1X7R1E226M250AE  | 1210      | 25          | 22                              |  |  |  |
| TDK                                    | X7R         | CGA6P1X7R1C226 M250AC | 1210      | 16          | 22                              |  |  |  |
| Wurth                                  | X7R         | 885012209028          | 1210      | 25          | 10                              |  |  |  |
| Wurth                                  | X7R         | 885012209014          | 1210      | 16          | 10                              |  |  |  |

#### 表 8-3. Recommended Output Capacitors

(1) Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. See the *Third-Party Products Disclaimer*.

(2) Nameplate capacitance values (the effective values are lower based on the applied DC voltage and temperature).



#### 8.3.5 Enable, Start-Up, and Shutdown

Voltage at the EN pin controls the start-up or remote shutdown of the TPSM336x5. The part stays shut down as long as the EN pin voltage is less than  $V_{EN-WAKE}$ . With the voltage at the EN pin greater than  $V_{EN-WAKE}$ , the device enters device standby mode and the internal LDO powers up to generate VCC. As the EN voltage increases further, approaching  $V_{EN-RISE}$ , the device finally starts to switch, entering start-up mode with a soft start. During the device shutdown process, when the EN input voltage measures less than ( $V_{EN-RISE} - V_{EN-HYST}$ ), the regulator stops switching and re-enters device standby mode. Any further decrease in the EN pin voltage, below  $V_{EN-WAKE}$ , and the device is then firmly shut down. The high-voltage compliant EN input pin can be connected directly to the VIN input pin if remote precision control is not needed. The EN input pin must not be allowed to float.

The various EN threshold parameters and their values are listed in the *Electrical Characteristics*.  $\boxtimes$  8-3 shows the precision enable behavior and  $\boxtimes$  8-4 shows a typical remote EN start-up waveform in an application. After EN goes high, after a delay of about 1 ms, the output voltage begins to rise with a soft start and reaches close to the final value in about 3.5 ms (t<sub>ss</sub>). After a delay of about 2.5 ms (t<sub>PG\_FLT\_RISE</sub>), the PGOOD flag goes high. During start-up, the device is not allowed to enter FPWM mode until the soft-start time has elapsed. This time is measured from the rising edge of EN.





图 8-4. Enable Start-Up V<sub>IN</sub> = 24 V, V<sub>OUT</sub> = 3.3 V, I<sub>OUT</sub> = 2.5 A I<sub>OUT</sub> = 1.5 A



#### External UVLO through EN Pin

In some cases, an input UVLO level different than that provided internal to the device is needed. This can be accomplished by using the circuit shown in  $\[Begin{subarray}{ll} 8-5 \\ \end{subarray}$ . The input voltage at which the device turns on is designated as V<sub>ON</sub> while the turn-off voltage is V<sub>OFF</sub>. First, a value for R<sub>ENB</sub> is chosen in the range of 10 k  $\[Dextrm{$\Omega$}$  to 100 k  $\[Dextrm{$\Omega$}$ , then  $\[formula]{flux}$  7 and  $\[formula]{flux}$  8 are used to calculate R<sub>ENT</sub> and V<sub>OFF</sub>, respectively.



图 8-5. Setup for External UVLO Application

$$R_{ENT} = \left(\frac{V_{ON}}{V_{EN}_{RISE}} - 1\right) \times R_{ENB}$$
(7)

$$V_{OFF} = V_{ON} \times \left(1 - \frac{V_{EN} HYS}{V_{EN} RISE}\right)$$

#### where

- V<sub>ON</sub> is the V<sub>IN</sub> turn-on voltage.
- V<sub>OFF</sub> is the V<sub>IN</sub> turn-off voltage.
- Refer to electrical characteristics table for other terms.

#### 8.3.6 External CLK SYNC (with MODE/SYNC)

Synchronizing the operation of multiple regulators in a single system, resulting in a well-defined system level performance is desirable. The select variants in the TPSM336x5 with the MODE/SYNC pin allow the power designer to synchronize the device to a common external clock. An in-phase locking scheme where the rising edge of the clock signal, provided to the MODE/SYNC pin, corresponds to the turning on of the high-side device. The external clock synchronization is implemented using a phase locked loop (PLL) eliminating any large glitches. The external clock fed into the TPSM336x5 replaces the internal free-running clock, but does not affect any frequency foldback operation. Output voltage continues to be well-regulated. The device remains in FPWM mode and operates in CCM for light loads when synchronization input is provided.

The MODE/SYNC input pin in the TPSM336x5 can operate in one of three selectable modes:

- Auto Mode: Pulse frequency modulation (PFM) operation is enabled during light load and diode emulation prevents reverse current through the inductor.
- FPWM Mode: In FPWM mode, diode emulation is disabled, allowing current to flow backwards through the inductor. This allows operation at full frequency even without load current.
- SYNC Mode: The internal clock locks to an external signal applied to the MODE/SYNC pin. As long as output
  voltage can be regulated at full frequency and is not limited by minimum off-time or minimum on-time, clock
  frequency is matched to the frequency of the signal applied to the MODE/SYNC pin. While the device is in
  SYNC mode, it operates as though in FPWM mode: diode emulation is disabled allowing the frequency
  applied to the MODE/SYNC pin to be matched without a load.

(8)



## 8.3.6.1 Pulse-Dependent MODE/SYNC Pin Control

Most systems that require more than a single mode of operation from the device are controlled by digital circuitry such as a microprocessor. These systems can generate dynamic signals easily but have difficulty generating multi-level signals. Pulse-dependent MODE/SYNC pin control is useful with these systems. To initiate pulse-dependent MODE/SYNC pin control, a valid sync signal must be applied.  $\frac{1}{2}$  8-4 shows a summary of the pulse dependent mode selection settings.

| MODE/SYNC INPUT       | MODE                                           |  |  |  |  |
|-----------------------|------------------------------------------------|--|--|--|--|
| > V <sub>MODE_H</sub> | FPWM with spread spectrum factory setting      |  |  |  |  |
| < V <sub>MODE_L</sub> | Auto mode with spread spectrum factory setting |  |  |  |  |
| Synchronization Clock | SYNC mode                                      |  |  |  |  |

#### 表 8-4. Pulse-Dependent Mode Selection Settings

8-6 shows the transition between auto mode and FPWM mode while in pulse-dependent MODE/SYNC control. The device transitions to a new mode of operation after the time,  $t_{MODE}$ . 8-6 and 8-7 show the details.





If MODE/SYNC voltage remains constant longer than  $t_{MODE}$ , the device enters either auto mode or FPWM mode with spread spectrum turned on (if factory setting is enabled) and MODE/SYNC continues to operate in pulse-dependent scheme.







图 8-8. Transition from SYNC Mode to FPWM Mode

# 8.3.7 Switching Frequency (RT)

The select orderables in the TPSM336x5 family with the RT pin allow power designers to set any desired operating frequency between 200 kHz and 2.2 MHz in their applications. See  $\[Bextsf{8-9}\]$  to determine the resistor value needed for the desired switching frequency or simply select from  $\[Bextsf{8-6}\]$ . The RT pin and the MODE/SYNC pin variants share the same pin location. The power supply designer can either use the RT pin variant and adjust the switching frequency of operation as warranted by the application or use the MODE/SYNC variant and synchronize to an external clock signal. See  $\[Bextsf{8-5}\]$  for selection on programming the RT pin.



#### 表 8-5. RT Pin Setting

| RT INPUT                                | SWITCHING FREQUENCY |  |  |
|-----------------------------------------|---------------------|--|--|
| VCC                                     | 1 MHz               |  |  |
| GND                                     | 2.2 MHz             |  |  |
| RT to GND Adjustable according to 🛽 8-9 |                     |  |  |
| Float (Not Recommended)                 | No Switching        |  |  |

$$RT = \frac{18286}{Fsw^{1.021}}$$

(9)

# where

- RT is the frequency setting resistor value (k  $\Omega$ ).
- F<sub>SW</sub> is the switching frequency (kHz).



图 8-9. RT Values vs Frequency

The switching frequency must be selected based on the output voltage setting of the device. See  $\frac{1}{8}$  8-6 for R<sub>RT</sub> resistor values and the allowable output voltage range for a given switching frequency for common input voltages.

|                       | _                       | V <sub>IN</sub> =   | V <sub>IN</sub> = 5 V |                     | V <sub>IN</sub> = 5 V V <sub>IN</sub> = 12 V |                     | V <sub>IN</sub> = 24 V |                     | V <sub>IN</sub> = 36 V |  |
|-----------------------|-------------------------|---------------------|-----------------------|---------------------|----------------------------------------------|---------------------|------------------------|---------------------|------------------------|--|
| F <sub>SW</sub> (kHz) | R <sub>RT</sub><br>(kΩ) | V <sub>OUT</sub> RA | NGE (V)               | V <sub>OUT</sub> RA | NGE (V)                                      | V <sub>OUT</sub> RA | NGE (V)                | V <sub>OUT</sub> RA | NGE (V)                |  |
|                       | ()                      | MIN                 | MAX                   | MIN                 | MAX                                          | MIN                 | MAX                    | MIN                 | MAX                    |  |
| 200                   | 81.6                    | 1                   | 1.75                  | 1                   | 1.5                                          | 1                   | 1.25                   | 1                   | 1.25                   |  |
| 400                   | 40.2                    | 1                   | 2                     | 1                   | 4                                            | 1                   | 3                      | 1.25                | 2.5                    |  |
| 600                   | 26.7                    | 1                   | 2.5                   | 1                   | 5                                            | 1.25                | 5                      | 2                   | 4                      |  |
| 800                   | 19.8                    | 1                   | 3                     | 1                   | 5.5                                          | 1.5                 | 8                      | 2.25                | 6                      |  |
| 1000                  | 15.8                    | 1                   | 3.5                   | 1                   | 6                                            | 2                   | 11                     | 2.5                 | 8                      |  |
| 1200                  | 13.2                    | 1                   | 3.5                   | 1.5                 | 6.25                                         | 2.5                 | 11                     | 3                   | 11                     |  |
| 1400                  | 11.3                    | 1                   | 3.5                   | 1.5                 | 6.5                                          | 3                   | 11.5                   | 3.5                 | 15                     |  |
| 1600                  | 9.76                    | 1                   | 3.5                   | 1.5                 | 7                                            | 3                   | 12                     | 4                   | 15                     |  |

表 8-6. Switching Frequency Versus Output Voltage (I<sub>OUT</sub> = 2.5 A)

Copyright © 2023 Texas Instruments Incorporated



|                       |                         |                     | <u> </u> |                     | <u> </u> | 0 (00)              | <u> </u> | · · · ·             |         |
|-----------------------|-------------------------|---------------------|----------|---------------------|----------|---------------------|----------|---------------------|---------|
|                       | _                       | V <sub>IN</sub> =   | = 5 V    | V <sub>IN</sub> =   | 12 V     | V <sub>IN</sub> =   | 24 V     | V <sub>IN</sub> =   | 36 V    |
| F <sub>SW</sub> (kHz) | R <sub>RT</sub><br>(kΩ) | V <sub>OUT</sub> RA | NGE (V)  | V <sub>OUT</sub> RA | NGE (V)  | V <sub>OUT</sub> RA | NGE (V)  | V <sub>OUT</sub> RA | NGE (V) |
|                       | ()                      | MIN                 | MAX      | MIN                 | MAX      | MIN                 | MAX      | MIN                 | MAX     |
| 1800                  | 8.66                    | 1                   | 3        | 1.5                 | 7.5      | 3.5                 | 12.5     | 5                   | 15      |
| 2000                  | 7.77                    | 1                   | 3        | 1.5                 | 8        | 3.5                 | 13       | 5.5                 | 15      |
| 2200                  | 7.06                    | 1                   | 3        | 1.5                 | 8.5      | 4.5                 | 14       | 6                   | 15      |

## 表 8-6. Switching Frequency Versus Output Voltage (I<sub>OUT</sub> = 2.5 A) (continued)

# 8.3.8 Power-Good Output Operation

The power-good feature using the PGOOD pin of the TPSM336x5 can be used to reset a system microprocessor whenever the output voltage is out of regulation. This open-drain output remains low under device fault conditions, such as current limit and thermal shutdown, as well as during normal start-up. A glitch filter prevents false flag operation for any short duration excursions in the output voltage, such as during line and load transients. Output voltage excursions lasting less than  $t_{RESET\_FILTER}$  do not trip the power-good flag. Power-good operation can best be understood in reference to 图 8-10. 表 8-7 gives a more detailed breakdown of the PGOOD operation. Here,  $V_{PG_{UV}}$  is defined as the PG<sub>UV</sub> scaled version of  $V_{OUT}$  (target regulated output voltage) and  $V_{PG_{HYS}}$  as the PG<sub>HYS</sub> scaled version of  $V_{OUT}$ , where both PG<sub>UV</sub> and PG<sub>HYS</sub> are listed in *Electrical Characteristics*. During the initial power up, a total delay of 6 ms (typical) is encountered from the time  $V_{EN\_RISE}$  is triggered to the time that the power-good is flagged high. This delay only occurs during the device start-up and is not encountered during any other normal operation of the power-good function. When EN is pulled low, the power-good flag output is also forced low. With EN low, power-good remains valid as long as the input voltage ( $V_{IN PG VALID}$  is  $\geq 1.5 V$  (max)).

The power-good output scheme consists of an open-drain n-channel MOSFET, which requires an external pullup resistor connected to a suitable logic supply. It can also be pulled up to either  $V_{CC}$  or  $V_{OUT}$  through an appropriate resistor, as desired. If this function is not needed, the PGOOD pin can be open or grounded. Limit the current into this pin to  $\leq 4$  mA.



图 8-10. Power-Good Operation (OV Events Not Included)

| FAULT CONDITION INITIATED                                                         | FAULT CONDITION ENDS (AFTER WHICH t <sub>PGOOD_ACT</sub> MUST PASS<br>BEFORE PGOOD OUTPUT IS RELEASED)                              |  |  |
|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| $V_{OUT} < V_{PG_{UV}} AND t > t_{RESET_FILTER}$                                  | Output voltage in regulation:<br>V <sub>PGUV</sub> + V <sub>PGHYS</sub> < V <sub>OUT</sub> < V <sub>PGOV</sub> - V <sub>PGHYS</sub> |  |  |
| V <sub>OUT</sub> > V <sub>PG<sub>OV</sub></sub> AND t > t <sub>RESET_FILTER</sub> | Output voltage in regulation                                                                                                        |  |  |
| T <sub>J</sub> > T <sub>SDN</sub>                                                 | $T_J < T_{SDN}$ - $T_{HYST}$ AND output voltage in regulation                                                                       |  |  |



表 8-7. Fault Conditions for PGOOD (Pull Low) (continued)

| FAULT CONDITION INITIATED           | FAULT CONDITION ENDS (AFTER WHICH t <sub>PGOOD_ACT</sub> MUST PASS<br>BEFORE PGOOD OUTPUT IS RELEASED) |
|-------------------------------------|--------------------------------------------------------------------------------------------------------|
| $EN < V_{EN_{RISE}} - V_{EN_{HYS}}$ | EN > V <sub>EN_RISE</sub> AND output voltage in regulation                                             |

#### 8.3.9 Internal LDO, VCC and VOUT/FB Input

The TPSM336x5 uses the internal LDO output and the VCC pin for all internal power supply. The VCC rail typically measures 3.3 V. During start-up, VCC momentarily exceeds the normal operating voltage, then drops to the normal operating voltage.

#### 8.3.10 Bootstrap Voltage and V<sub>BOOT-UVLO</sub> (BOOT Terminal)

The high-side switch driver circuit requires a bias voltage higher than VIN to ensure the HS switch is turned ON. There is an internal 0.1-  $\mu$  F capacitor connected between BOOT and SW that operates as a charge pump to boost the voltage on the BOOT terminal to (SW + VCC). The boot diode is integrated on the TPSM336x5 die to minimize physical solution size. The BOOT rail has an UVLO setting. This UVLO has a threshold of V<sub>BOOT-UVLO</sub> and is typically set at 2.1 V. If the BOOT capacitor is not charged above this voltage with respect to the SW pin, then the part initiates a charging sequence, turning on the low-side switch before attempting to turn on the highside device.

#### 8.3.11 Spread Spectrum

Spread spectrum eliminates peak emissions at specific frequencies by spreading these peaks across a wider range of frequencies than a part with fixed-frequency operation. The TPSM336x5 implements a modulation pattern designed to reduce low frequency-conducted emissions from the first few harmonics of the switching frequency. The pattern can also help reduce the higher harmonics that are more difficult to filter, which can fall in the FM band. These harmonics often couple to the environment through electric fields around the switch node and inductor. The TPSM336x5 uses a ±4% spread of frequencies which can spread energy smoothly across the FM and TV bands. The device implements dual random spread spectrum (DRSS). DRSS is a combination of a triangular frequency spreading pattern and pseudorandom frequency hopping. The combination allows the spread spectrum to be very effective at spreading the energy at the following:

- Fundamental switching harmonic with slow triangular pattern
- High frequency harmonics with additional pseudo-random jumps at the switching frequency

The advantage of DRSS is its equivalent harmonic attenuation in the upper frequencies with a smaller fundamental frequency deviation. This advantage reduces the amount of input current and output voltage ripple that is introduced at the modulating frequency. Additionally, the TPSM336x5 also allows the user to further reduce the output voltage ripple caused by the spread spectrum modulating pattern.

The spread spectrum is only available while the clock of the device is free running at its natural frequency. Any of the following conditions overrides spread spectrum, turning it off:

- The clock is slowed due to operation at low-input voltage this is operation in dropout.
- The clock is slowed under light load in auto mode. Note that if you are operating in FPWM mode, spread spectrum can be active, even if there is no load.
- The clock is slowed due to high input to output voltage ratio. This mode of operation is expected if on time reaches minimum on time. See the *Electrical Characteristics*.
- The clock is synchronized with an external clock.

# 8.3.12 Soft Start and Recovery from Dropout

When designing with the TPSM336x5, slow rise in output voltage due to recovery from dropout and soft start must be considered as a two separate operating conditions, as shown in [8] 8-11 and [8] 8-12. Soft start is triggered by any of the following conditions:

- Power is applied to the VIN pin of the device, releasing undervoltage lockout.
- EN is used to turn on the device.
- Recovery from shutdown due to overtemperature protection



After soft start is triggered, the power module takes the following actions:

- The reference used in the power module to regulate the output voltage is slowly ramped up. The net result is
  that output voltage, if previously 0 V, takes t<sub>SS</sub> to reach 90% of the desired value.
- Operating mode is set to auto mode of operation, activating the diode emulation mode for the low-side MOSFET. This allows start-up without pulling the output low. This is true even when there is a voltage already present at the output during a pre-bias start-up.



图 8-11. Soft Start With and Without Pre-bias Voltage

#### 8.3.12.1 Recovery from Dropout

Any time the output voltage falls more than a few percent, output voltage ramps up slowly. This condition, called graceful recovery from dropout in this document, differs from soft start in two important ways:

- The reference voltage is set to approximately 1% above what is needed to achieve the existing output voltage.
- If the device is set to FPWM, it continues to operate in that mode during its recovery from dropout. If output
  voltage were to suddenly be pulled up by an external supply, the TPSM336x5 can pull down on the output.
  Note that all protections that are present during normal operation are in place, preventing any catastrophic
  failure if output is shorted to a high voltage or ground.



图 8-12. Recovery from Dropout

Whether output voltage falls due to high load or low input voltage, after the condition that causes output to fall below its set point is removed, the output climbs at the same speed as during start-up. 🕅 8-12 shows an example of this behavior.

# 8.3.13 Overcurrent Protection (Hiccup Mode)

The TPSM336x5 is protected from overcurrent conditions by using cycle-by-cycle current limiting circuitry on both the high-side (HS) and low-side (LS) MOSFETs. The current is compared every switching cycle to the current limit threshold. During an overcurrent condition, the output voltage decreases with reduced switching frequency.

High-side MOSFET overcurrent protection is implemented by the typical peak-current mode control scheme. The HS switch current is sensed when the HS is turned on after a short blanking time. The HS switch current is compared to the minimum of a fixed current set point or the output of the internal error amplifier loop minus the slope compensation every switching cycle. Because the output of the internal error amplifier loop has a



maximum value and slope compensation increases with duty cycle, HS current limit decreases with increased duty factor if duty cycle is above 35%.

When the LS switch is turned on, the current going through it is also sensed and monitored. Like the high-side device, the low-side device has a turn-off commanded by the internal error amplifier loop. In the case of the low-side device, turn-off is prevented if the current exceeds this value, even if the oscillator normally starts a new switching cycle. Also like the high-side device, there is a limit on how high the turn-off current is allowed to be. This is called the low-side current limit. If the LS current limit is exceeded, the LS MOSFET stays on and the HS switch is not to be turned on. The LS switch is turned off after the LS current falls below this limit and the HS switch is turned on again as long as at least one clock period has passed since the last time the HS device has turned on.

If, during current limit, the voltage on the FB input falls below about 0.4 V ( $V_{HICCUP}$ ) due to a short circuit, the device enters hiccup mode. In this mode, the device stops switching for  $t_W$  or about 50 ms, and then goes through a normal re-start with soft start. If the short-circuit condition remains, the device runs in current limit for about 5 ms (typical) and then shuts down again. This cycle repeats as long as the short-circuit condition persists.

#### 8.3.14 Thermal Shutdown

Thermal shutdown limits total power dissipation by turning off the internal switches when the device junction temperature exceeds 168°C (typical). Thermal shutdown does not trigger below 158°C (minimum). After thermal shutdown occurs, hysteresis prevents the part from switching until the junction temperature drops to approximately 153°C (typical). When the junction temperature falls below 153°C (typical), the TPSM336x5 attempts another soft start.

While the TPSM336x5 is shut down due to high junction temperature, power continues to be provided to VCC. To prevent overheating due to a short circuit applied to VCC, the LDO that provides power for VCC has reduced current limit while the part is disabled due to high junction temperature. The LDO only provides a few milliamperes during thermal shutdown.

# 8.4 Device Functional Modes

#### 8.4.1 Shutdown Mode

The EN pin provides electrical ON and OFF control of the device. When the EN pin voltage is below 0.7 V (typical), the power module does not have any output voltage and the device is in shutdown mode. In shutdown mode, the quiescent current drops to typically 250 nA.

#### 8.4.2 Standby Mode

The internal LDO has a lower EN threshold than the output EN threshold. When the EN pin voltage is above 1 V (maximum) and below the precision enable threshold for the output voltage, the internal LDO regulates the VCC voltage at 3.3 V typical. The internal power MOSFETs of the SW node remain off unless the voltage on EN pin goes above its precision enable threshold. The TPSM336x5 also employs UVLO protection.

#### 8.4.3 Active Mode

The TPSM336x5 is in active mode whenever the EN pin is above  $V_{EN\_RISE}$ ,  $V_{IN}$  is greater than  $V_{IN}$  (min), and no other fault conditions are present. The simplest way to enable the operation is to connect the EN pin to  $V_{IN}$ , which allows self start-up when the applied input voltage exceeds the minimum  $V_{IN}$  (min).

Depending on the load current, input voltage, and output voltage, the TPSM336x5 is in one of five modes:

- Continuous conduction mode (CCM) with fixed switching frequency (f<sub>SW</sub>) when load current is above half of the inductor current ripple
- Auto mode Light Load Operation: PFM where f<sub>SW</sub> is decreased at very light load
- FPWM mode Light Load Operation: Continuous conduction mode (CCM) when the load current is lower than half of the inductor current ripple
- Minimum on time: At high input voltage and low output voltages, the f<sub>SW</sub> is reduced to maintain regulation
- Dropout mode: When f<sub>SW</sub> is reduced to minimize voltage dropout

#### TPSM33615, TPSM33625 ZHCSR90B - DECEMBER 2022 - REVISED MARCH 2023



## 8.4.3.1 CCM Mode

The following operating description of the TPSM336x5 refers to *Functional Block Diagram*. In CCM, the TPSM336x5 supplies a regulated output voltage by turning on the internal high-side (HS) and low-side (LS) switches with varying duty cycle (D). During the HS switch on time, the SW pin voltage,  $V_{SW}$ , swings up to approximately  $V_{IN}$ , and the inductor current increases with a linear slope. The HS switch is turned off by the control logic. During the HS switch off time,  $t_{OFF}$ , the LS switch is turned on. Inductor current discharges through the LS switch, which forces the  $V_{SW}$  to swing below ground by the voltage drop across the LS switch. The buck module converter loop adjusts the duty cycle to maintain a constant output voltage. D is defined by the on time of the HS switch over the switching period:

$$D = T_{ON} / T_{SW}$$
(10)

In an ideal buck module converter where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage:

$$D = V_{OUT} / V_{IN}$$
(11)

#### 8.4.3.2 Auto Mode – Light-Load Operation

The TPSM336x5 can have two behaviors while lightly loaded. One behavior, called auto mode operation, allows for seamless transition between normal current mode operation while heavily loaded and highly efficient light-load operation. The other behavior, called FPWM mode, maintains full frequency even when unloaded. Which mode the TPSM336x5 operates in depends on which variant from this family is selected. Note that all parts operate in FPWM mode when synchronizing frequency to an external signal.

The light-load operation is employed in the TPSM336x5 only in auto mode. The light load operation employs two techniques to improve efficiency:

- Diode emulation, which allows DCM operation (See <a>[8]</a> 8-13)
- Frequency reduction (See 🛽 8-14)

Note that while these two features operate together to improve light load efficiency, they operate independently of each other.

#### 8.4.3.2.1 Diode Emulation

Diode emulation prevents reverse current through the inductor which potentially requires a lower frequency needed to regulate given a fixed peak inductor current. Diode emulation also limits ripple current as frequency is reduced. With a fixed peak current, as output current is reduced to zero, frequency must be reduced to near zero to maintain regulation.



In auto mode, the low-side device is turned off after SW node current is near zero. As a result, after output current is less than half of what inductor ripple can be in CCM, the part operates in DCM which is equivalent to the statement that diode emulation is active.

#### 图 8-13. PFM Operation

The TPSM336x5 has a minimum peak inductor current setting (see  $I_{PEAKMIN}$  in  $\ddagger$  7.5) while in auto mode. After current is reduced to a low value with fixed input voltage, on time is constant. Regulation is then achieved by adjusting frequency. This mode of operation is called PFM mode regulation.

#### 8.4.3.2.2 Frequency Reduction

The TPSM336x5 reduces frequency whenever output voltage is high. This function is enabled whenever the internal error amplifier compensation output, COMP, an internal signal, is low and there is an offset between the regulation set point of VOUT/FB and the voltage applied to VOUT/FB. The net effect is that there is larger output impedance while lightly loaded in auto mode than in normal operation. Output voltage must be approximately 1% high when the part is completely unloaded.



In auto mode, after output current drops below approximately 1/10th the rated current of the part, output resistance increases so that output voltage is 1% high while the buck is completely unloaded.

# 图 8-14. Steady State Output Voltage Versus Output Current in Auto Mode

In PFM operation, a small DC positive offset is required on the output voltage to activate the PFM detector. The lower the frequency in PFM, the more DC offset is needed on  $V_{OUT}$ . If the DC offset on  $V_{OUT}$  is not acceptable, a dummy load at  $V_{OUT}$  or FPWM mode can be used to reduce or eliminate this offset.

#### 8.4.3.3 FPWM Mode – Light-Load Operation

In FPWM mode, frequency is maintained while the output is lightly loaded. To maintain frequency, a limited reverse current is allowed to flow through the inductor. Reverse current is limited by negative current limit circuitry, see # 7.5 for negative current limit values.





In FPWM mode, Continuous Conduction (CCM) is possible even if I<sub>OUT</sub> is less than half of I<sub>ripple</sub>.

#### 图 8-15. FPWM Mode Operation

For all devices, in FPWM mode, frequency reduction is still available if output voltage is high enough to command minimum on time even while lightly loaded, allowing good behavior during faults which involve output being pulled up.

#### 8.4.3.4 Minimum On-Time (High Input Voltage) Operation

The TPSM336x5 continues to regulate output voltage even if the input-to-output voltage ratio requires an on time less than the minimum on time of the chip with a given clock setting. This is accomplished using valley current control. At all times, the compensation circuit dictates both a maximum peak inductor current and a maximum valley inductor current. If for any reason, valley current is exceeded, the clock cycle is extended until valley current falls below that determined by the compensation circuit. If the power module is not operating in current limit, the maximum valley current is set above the peak inductor current, preventing valley control from being used unless there is a failure to regulate using peak current only. If the input-to-output voltage ratio is too high, such that the inductor current peak value exceeds the peak command dictated by compensation, the high-side device cannot be turned off quickly enough to regulate output voltage. As a result, the compensation circuit, valley current matches that being commanded by the compensation circuit. Under these conditions, the low-side device is kept on and the next clock cycle is prevented from starting until inductor current drops below the desired valley current. Because on time is fixed at its minimum value, this type of operation resembles that of a device using a Constant On-Time (COT) control scheme; see <u>88-16</u>.





In valley control mode, minimum inductor current is regulated, not peak inductor current.

#### 图 8-16. Valley Current Mode Operation

#### 8.4.3.5 Dropout

Dropout operation is defined as any input-to-output voltage ratio that requires frequency to drop to achieve the required duty cycle. At a given clock frequency, duty cycle is limited by minimum off time. After this limit is reached as shown in 8 8-18 if clock frequency was to be maintained, the output voltage can fall. Instead of allowing the output voltage to drop, the TPSM336x5 extends the high-side switch on time past the end of the clock cycle until the needed peak inductor current is achieved. The clock is allowed to start a new cycle after peak inductor current is achieved or after a pre-determined maximum on time,  $t_{ON-MAX}$ , of approximately 9 µs passes. As a result, after the needed duty cycle cannot be achieved at the selected clock frequency due to the existence of a minimum off time, frequency drops to maintain regulation. As shown in 8 8-17, if input voltage is low enough so that output voltage cannot be regulated even with an on time of  $t_{ON-MAX}$ , output voltage drops to slightly below the input voltage by  $V_{DROP}$ . For additional information on recovery from dropout, refer to  $\ddagger$  8.3.12.1.



Output voltage and frequency versus input voltage: If there is little difference between input voltage and output voltage setting, the IC reduces frequency to maintain regulation. If input voltage is too low to provide the desired output voltage at approximately 110 kHz, input voltage tracks output voltage.

#### 图 8-17. Frequency and Output Voltage in Dropout





Switching waveforms while in dropout. Inductor current takes longer than a normal clock to reach the desired peak value. As a result, frequency drops. This frequency drop is limited by  $t_{ON-MAX}$ .

## 图 8-18. Dropout Waveforms



# 9 Application and Implementation

备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 9.1 Application Information

The TPSM336x5 only requires a few external components to convert from a wide range of supply voltages to a fixed output voltage. To expedite and streamline the process of designing of a TPSM336x5, WEBENCH online software is available to generate complete designs, leveraging iterative design procedures and access to comprehensive component databases. The following section describes the design procedure to configure the TPSM336x5 power module.

As mentioned previously, the TPSM336x5 also integrates several optional features to meet system design requirements, including precision enable, UVLO, and PGOOD indicator. The application circuit detailed below shows TPSM336x5 configuration options suitable for several application use cases. Refer to the *TPSM33625EVM, TPSM3365FEVM User's Guide* for more detail.

#### 备注

All of the capacitance values given in the following application information refer to *effective* values unless otherwise stated. The *effective* value is defined as the actual capacitance under DC bias and temperature, not the rated or nameplate values. Use high-quality, low-ESR, ceramic capacitors with an X7R or better dielectric throughout. All high value ceramic capacitors have a large voltage coefficient in addition to normal tolerances and temperature effects. Under DC bias the capacitance drops considerably. Large case sizes and higher voltage ratings are better in this regard. To help mitigate these effects, multiple capacitors can be used in parallel to bring the minimum *effective* capacitance up to the required value. This can also ease the RMS current requirements on a single capacitor. A careful study of bias and temperature variation of any capacitor bank must be made to ensure that the minimum value of *effective* capacitance is provided.



# 9.2 Typical Application

图 9-1 shows a typical application circuit for the TPSM336x5. This device is designed to function over a wide range of external components and system parameters. However, the internal compensation is optimized for a certain range of switching frequencies and output capacitance.



A. The RT pin is factory-set for externally adjustable switching frequency RT variants only. See Switching Frequency (RT) for details.

图 9-1. Example Application Circuit (TPSM336x5)



# 9.2.1 Design Requirements

Detailed Design Procedure provides instructions to design and select components according to 表 9-1.

| DESIGN PARAMETER       | EXAMPLE VALUE |
|------------------------|---------------|
| Input voltage          | 5.5 V to 36 V |
| Output voltage         | 5 V           |
| Maximum output current | 0 A to 2.5 A  |
| Switching frequency    | 1 MHz         |

#### 表 9-1. Detailed Design Parameters

# 9.2.2 Detailed Design Procedure

The design procedure that follows and the resulting component selection is illustrated in 图 9-2.



图 9-2. 5-V VOUT Design Example

# 9.2.2.1 Choosing the Switching Frequency

The recommended switching frequency for standard output voltages can be found in  $\frac{1}{8}$  8-1. For a 5-V output, the recommended switching frequency is 1 MHz. To set the switching frequency to 1 MHz, connect the RT pin to VCC.

# 9.2.2.2 Setting the Output Voltage

The adjustable output voltage is externally set with a resistor divider. For more information on how to choose the feedback resistor values, please see *Output Voltage Selection*. The recommended value of  $R_{FBB}$  is 10 k  $\Omega$ . For more information The value for  $R_{FBT}$  can be selected from  $\gtrsim 8-1$  or calculated using 5 Reg 12:

$$R_{FBT}[k\Omega] = R_{FBB}[k\Omega] \times \left(\frac{V_{OUT}[V]}{1V} - 1\right)$$
(12)

For the desired output voltage of 5 V, the formula yields a value of 40.2 k  $\Omega$ . Choose the closest available standard value of 40.2 k  $\Omega$  for R<sub>FBT</sub>.

# 9.2.2.3 Input Capacitor Selection

The TPSM336x5 requires a minimum input capacitance of 4.7  $\mu$  F. An additional 0.1  $\mu$  F capacitor in parallel is recommended for improved bypassing. High-quality ceramic type capacitors with sufficient voltage and temperature rating are required. The voltage rating of input capacitors must be greater than the maximum input voltage. For this design, a 4.7  $\mu$  F and a 0.1  $\mu$  F, 50 V rated capacitor are used.

Copyright © 2023 Texas Instruments Incorporated



It is often desirable to use an electrolytic capacitor on the input in parallel with the ceramics. This is especially true if long leads or traces are used to connect the input supply to the regulator. The moderate ESR of this capacitor can help damp any ringing on the input supply caused by the long power leads. The use of this additional capacitor also helps with voltage dips caused by input supplies with unusually high impedance.

Refer to  $\frac{1}{8}$  8-2 for example input capacitor part numbers to consider.

#### 9.2.2.4 Output Capacitor Selection

For a 5 V output, the TPSM336x5 requires a minimum of 25  $\mu$ F effective output capacitance for proper operation (see  $\frac{1}{8}$  8-1). High-quality ceramic type capacitors with sufficient voltage and temperature rating are required. Additional output capacitance can be added to reduce ripple voltage or for applications with transient load requirements.

In practice, the output capacitor has the most influence on the transient response and loop-phase margin. Load transient testing and bode plots are the best way to validate any given design and must always be completed before the application goes into production.

Limit the maximum value of total output capacitance to about 10 times the design value, or 1000  $\mu$ F, whichever is smaller. Large values of output capacitance can adversely affect the start-up behavior of the regulator as well as the loop stability. If values larger than noted here must be used, then a careful study of start-up at full load and loop stability must be performed.

For this design example, select 2 x 22  $\mu$ F, 16 V, 1210 case size, ceramic capacitors, which have a total effective capacitance of approximately 40  $\mu$ F at 5 V. Review  $\gtrsim$  8-3 for example output capacitor selection.

#### 9.2.2.5 VCC

The VCC pin is the output of the internal LDO used to supply the control circuits of the regulator. This output requires a 1  $\mu$ F, 16 V ceramic capacitor connected from VCC to GND for proper operation. In general, this output must not be loaded with any external circuitry. However, this output can be used to supply the pullup for the power-good function (see *Power-Good Output Operation*). A value in the range of 10 k $\Omega$  to 100 k $\Omega$  is a good choice in this case. The nominal output voltage on VCC is 3.3 V; see *Electrical Characteristics* for limits.

# 9.2.2.6 C<sub>FF</sub> Selection

In some cases, a feedforward capacitor can be used across R<sub>FBT</sub> to improve the load transient response or improve the loop-phase margin. *Optimizing Transient Response of Internally Compensated DC-DC Converters with Feedforward Capacitor application report* is helpful when experimenting with a feedforward capacitor.

Due to the nature of the feedback detect circuitry, the value of  $C_{FF}$  must be limited to ensure that the desired output voltage is established when configuring for adjustable output voltages. 方程式 13 must be followed to ensure  $C_{FF}$  remains below the maximum value.

$$C_{FF} < C_{OUT} \times \frac{\sqrt{V_{OUT}}}{1.2 \times 10^6}$$

# 9.2.2.7 Power Good Signal

Applications requiring a power good signal to indicate that the output voltage is present and in regulation must use a pullup resistor between the PGOOD pin and a valid voltage source. This voltage source could be VCC or VOUT, as example.

#### 9.2.2.8 Maximum Ambient Temperature

(13)



ambient temperatures (T<sub>A</sub>) and larger values of R  $_{\theta JA}$  reduce the maximum available output current. The power module efficiency can be estimated by using the curves provided in this data sheet. If the desired operating conditions cannot be found in one of the curves, interpolation can be used to estimate the efficiency. Alternatively, the EVM can be adjusted to match the desired application requirements and the efficiency can be measured directly. The correct value of R  $_{\theta JA}$  is more difficult to estimate. Lastly, safe-operation-area curves and module thermal captures developed through bench analysis on the EVM can be used to provide insights on the output power capability. These curves can be found in the *Application Curves* section of the data sheet.

As stated in the *Semiconductor and IC Package Thermal Metrics application report* the values given in *Thermal Information* section are not valid for design purposes and must not be used to estimate the thermal performance of the application. The values reported in that table were measured under a specific set of conditions that are rarely obtained in an actual application.

$$I_{OUT, max} = \frac{\left(T_{J} - T_{A}\right)}{R_{\theta JA}} \times \frac{\eta}{(1 - \eta)} \times \frac{1}{\eta}$$
(14)

where

•  $\eta$  is the efficiency.

The effective R  $_{\theta JA}$  (TPSM33625EVM = 22°C/W) is a critical parameter and depends on many factors such as the following:

- Power dissipation
- Air temperature/flow
- PCB area
- Copper heat-sink area
- · Number of thermal vias under the package
- Adjacent component placement

The IC Power loss mentioned above is the overall power loss minus the loss that comes from the inductor DC resistance. The overall power loss can be approximated by using WEBENCH for a specific operating condition and temperature.

Use the following resources as guides to optimal thermal PCB design and estimating  $R_{\theta JA}$  for a given application environment:

- Thermal Design by Insight not Hindsight Application Report
- A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages Application Report
- Semiconductor and IC Package Thermal Metrics Application Report
- Thermal Design Made Simple with LM43603 and LM43602 Application Report
- PowerPAD<sup>™</sup> Thermally Enhanced Package Application Report
- PowerPAD<sup>™</sup> Made Easy Application Report
- Using New Thermal Metrics Application Report
- PCB Thermal Calculator

#### 9.2.2.9 Other Connections

- The RT pin can be connected to AGND for a switching frequency of 2.2 MHz or tied to VCC for a switching frequency of 1 MHz. A resistor connected between the RT pin and GND can be used to set the desired operating frequency between 200 kHz and 2.2 MHz.
- For the MODE/SYNC pin variant, connecting this pin to an external clock forces the device into SYNC operation. Connecting the MODE/SYNC pin low allows the device to operate in PFM mode at light load. Connecting the MODE/SYNC pin high puts the device into FPWM mode and allows full frequency operation independent of load current.
- · A resistor divider network on the EN pin can be added for a precision input undervoltage lockout (UVLO)
- Place a 1-µF capacitor between the VCC pin and PGND, located near to the device.
- A pullup resistor between the PGOOD pin and a valid voltage source to generate a power-good signal.

ZHCSR90B - DECEMBER 2022 - REVISED MARCH 2023

# 9.2.3 Application Curves

COUT = 2 × 22 uF (1210,16VDC)





# 9.2.3 Application Curves (continued)

COUT = 2 × 22 uF (1210,16VDC)



Copyright © 2023 Texas Instruments Incorporated



# 9.2.3 Application Curves (continued)

COUT = 2 × 22 uF (1210,16VDC)





#### 9.2.3 Application Curves (continued)







#### 9.3 Best Design Practices

- Do not exceed the *Absolute Maximum Ratings*.
- Do not exceed the *Recommended Operating Conditions*.
- Do not exceed the ESD Ratings.
- Do not allow the EN input to float.
- Do not allow the output voltage to exceed the input voltage, nor go below ground.
- Follow all the guidelines and suggestions found in this data sheet before committing the design to production. TI application engineers are ready to help critique your design and PCB layout to help make your project a success.

#### 9.4 Power Supply Recommendations

The TPSM336x5 buck module is designed to operate over a wide input voltage range of 3 V to 36 V. The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator circuit. Estimate the average input current with 方程式 15.

$$I_{IN} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$
(15)

where

• n is the efficiency

If the module is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse affect on module operation. More specifically, the parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit, possibly resulting in instability, voltage transients, or both, each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the module is operating close to the minimum input voltage, this dip can cause false UVLO triggering and a system reset.

The best way to solve such issues is to reduce the distance from the input supply to the module and use an electrolytic input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitor helps damp the input resonant circuit and reduce any overshoot or undershoot at the input. A capacitance in the range of 47  $\mu$  F to 100  $\mu$  F is usually sufficient to provide input parallel damping and helps hold the input voltage steady during large load transients. A typical ESR of 0.1  $\Omega$  to 0.4  $\Omega$  provides enough damping for most input circuit configurations.

#### 9.5 Layout

The performance of any switching power supply depends as much upon the layout of the PCB as the component selection. Use the following guidelines to design a PCB with the best power conversion performance, optimal thermal performance, and minimal generation of unwanted EMI.

#### 9.5.1 Layout Guidelines

The PCB layout of any DC/DC module is critical to the optimal performance of the design. Poor PCB layout can disrupt the operation of an otherwise good schematic design. Even if the module regulates correctly, bad PCB layout can mean the difference between a robust design and one that cannot be mass produced. Furthermore, to a great extent, the EMI performance of the regulator is dependent on the PCB layout. In a buck converter module, the most critical PCB feature is the loop formed by the input capacitor or capacitors and power ground, as shown in 🕅 9-22. This loop carries large transient currents that can cause large transient voltages when reacting with the trace inductance. These unwanted transient voltages disrupt the proper operation of the power module. Because of this, the traces in this loop must be wide and short, and the loop area as small as possible to reduce the parasitic inductance. *Layout Exmple* shows a recommended layout for the critical components of the TPSM336x5.



- 1. *Place the input capacitors as close as possible to the VIN and GND terminals.* VIN and GND pins are adjacent, simplifying the input capacitor placement.
- 2. *Place bypass capacitor for VCC close to the VCC pin.* This capacitor must be placed close to the device and routed with short, wide traces to the VCC and GND pins.
- 3. Place the feedback divider as close as possible to the FB pin of the device. Place R<sub>FBB</sub>, R<sub>FBT</sub>, and C<sub>FF</sub>, if used, physically close to the device. The connections to FB and GND must be short and close to those pins on the device. The connection to V<sub>OUT</sub> can be somewhat longer. However, the latter trace must not be routed near any noise source (such as the SW node) that can capacitively couple into the feedback path of the regulator.
- 4. Use at least one ground plane in one of the middle layers. This plane acts as a noise shield and as a heat dissipation path.
- 5. *Provide wide paths for VIN, VOUT, and GND.* Making these paths as wide and direct as possible reduces any voltage drops on the input or output paths of the power module and maximizes efficiency.
- 6. Provide enough PCB area for proper heat-sinking. Sufficient amount of copper area must be used to ensure a low R θ JA, commensurate with the maximum load current and ambient temperature. The top and bottom PCB layers must be made with two ounce copper and no less than one ounce. If the PCB design uses multiple copper layers (recommended), these thermal vias can also be connected to the inner layer heat-spreading ground planes.
- 7. Use multiple vias to connect the power planes to internal layers.

See the following PCB layout resources for additional important guidelines:

- Layout Guidelines for Switching Power Supplies Application Report
- Simple Switcher PCB Layout Guidelines Application Report
- Construction Your Power Supply- Layout Considerations Seminar
- Low Radiated EMI Layout Made Simple with LM4360x and LM4600x Application Report



图 9-22. Current Loops with Fast Edges

#### 9.5.1.1 Ground and Thermal Considerations

As previously mentioned, TI recommends using one of the middle layers as a solid ground plane. A ground plane provides shielding for sensitive circuits and traces as well as a quiet reference potential for the control circuitry. Connect the GND pin to the ground planes using vias next to the bypass capacitors. The GND trace, as well as the VIN and SW traces, must be constrained to one side of the ground planes. The other side of the ground plane contains much less noise; use for sensitive routes.

TI recommends providing adequate device heat-sinking by having enough copper near the GND pin. See [a] 9-23 for example layout. Use as much copper as possible, for system ground plane, on the top and bottom layers for the best heat dissipation. Use a four-layer board with the copper thickness for the four layers, starting from the top as: 2 oz / 1 oz / 1 oz / 2 oz. A four-layer board with enough copper thickness, and proper layout, provides low current conduction impedance, proper shielding and lower thermal resistance.

Copyright © 2023 Texas Instruments Incorporated



#### 9.5.2 Layout Example



图 9-23. Example Layout



### **10 Device and Documentation Support**

#### **10.1 Device Support**

#### 10.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此 类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

#### **10.1.2 Device Nomenclature**

图 10-1 shows the device naming nomenclature of the TPSM336x5. See 节 5 for the availability of each variant. Contact TI sales representatives or on TI's E2E forum for detail and availability of other options; minimum order quantities apply.



#### 图 10-1. Device Naming Nomenclature

#### **10.2 Documentation Support**

#### **10.2.1 Related Documentation**

For related documentation see the following:

- Texas Instruments, Thermal Design by Insight not Hindsight Application Report
- Texas Instruments, A Guide to Board Layout for Best Thermal Resistance for Exposed Pad Packages Application Report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics Application Report
- Texas Instruments, Thermal Design Made Simple with LM43603 and LM43602 Application Report
- Texas Instruments, PowerPAD<sup>™</sup> Thermally Enhanced Package Application Report
- Texas Instruments, PowerPAD<sup>™</sup> Made Easy Application Report
- Texas Instruments, Using New Thermal Metrics Application Report
- · Texas Instruments, Layout Guidelines for Switching Power Supplies Application Report
- Texas Instruments, Simple Switcher PCB Layout Guidelines Application Report
- Texas Instruments, Construction Your Power Supply- Layout Considerations Seminar
- Texas Instruments, Low Radiated EMI Layout Made Simple with LM4360x and LM4600x Application Report

#### 10.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新*进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.4 支持资源

**TI E2E<sup>™</sup>** 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。



### 10.5 Trademarks

HotRod<sup>™</sup>, PowerPAD<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. 所有商标均为其各自所有者的财产。

#### 10.6 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 10.7 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。



### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|-----------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  | (1)    |              | 3                  |      | ,              | (2)             | (6)                           | (3)                 |              | (4,5)                   |         |
| TPSM33615FRDNR   | ACTIVE | QFN-FCMOD    | RDN                | 11   | 3000           | RoHS & Green    | SN                            | Level-3-260C-168 HR | -40 to 125   | 33615F                  | Samples |
| TPSM33615RDNR    | ACTIVE | QFN-FCMOD    | RDN                | 11   | 3000           | RoHS & Green    | SN                            | Level-3-260C-168 HR | -40 to 125   | 33615                   | Samples |
| TPSM33625FRDNR   | ACTIVE | QFN-FCMOD    | RDN                | 11   | 3000           | RoHS & Green    | SN                            | Level-3-260C-168 HR | -40 to 125   | 33625F                  | Samples |
| TPSM33625RDNR    | ACTIVE | QFN-FCMOD    | RDN                | 11   | 3000           | RoHS & Green    | SN                            | Level-3-260C-168 HR | -40 to 125   | 33625                   | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



www.ti.com

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com

Texas

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPSM33615FRDNR              | QFN-<br>FCMOD   | RDN                | 11 | 3000 | 330.0                    | 17.6                     | 3.8        | 4.8        | 2.3        | 8.0        | 12.0      | Q1               |
| TPSM33615RDNR               | QFN-<br>FCMOD   | RDN                | 11 | 3000 | 330.0                    | 17.6                     | 3.8        | 4.8        | 2.3        | 8.0        | 12.0      | Q1               |
| TPSM33625FRDNR              | QFN-<br>FCMOD   | RDN                | 11 | 3000 | 330.0                    | 17.6                     | 3.8        | 4.8        | 2.3        | 8.0        | 12.0      | Q1               |
| TPSM33625RDNR               | QFN-<br>FCMOD   | RDN                | 11 | 3000 | 330.0                    | 17.6                     | 3.8        | 4.8        | 2.3        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

17-Mar-2023



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPSM33615FRDNR | QFN-FCMOD    | RDN             | 11   | 3000 | 336.0       | 336.0      | 48.0        |
| TPSM33615RDNR  | QFN-FCMOD    | RDN             | 11   | 3000 | 336.0       | 336.0      | 48.0        |
| TPSM33625FRDNR | QFN-FCMOD    | RDN             | 11   | 3000 | 336.0       | 336.0      | 48.0        |
| TPSM33625RDNR  | QFN-FCMOD    | RDN             | 11   | 3000 | 336.0       | 336.0      | 48.0        |

# **RDN0011A**

## PACKAGE OUTLINE

## QFN-FCMOD - 2.1 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



# **RDN0011A**

# **EXAMPLE BOARD LAYOUT**

### QFN-FCMOD - 2.1 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RDN0011A**

# **EXAMPLE STENCIL DESIGN**

## QFN-FCMOD - 2.1 mm max height

PLASTIC QUAD FLAT PACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司